mpc85xx_edac.c 20.0 KB
Newer Older
1
/*
2
 * Freescale MPC85xx Memory Controller kernel module
3
 *
4 5
 * Parts Copyrighted (c) 2013 by Freescale Semiconductor, Inc.
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Author: Dave Jiang <djiang@mvista.com>
 *
 * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
 * the terms of the GNU General Public License version 2. This program
 * is licensed "as is" without any warranty of any kind, whether express
 * or implied.
 *
 */
#include <linux/module.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/ctype.h>
#include <linux/io.h>
#include <linux/mod_devicetable.h>
#include <linux/edac.h>
21
#include <linux/smp.h>
22
#include <linux/gfp.h>
23
#include <linux/fsl/edac.h>
24 25 26 27 28

#include <linux/of_platform.h>
#include <linux/of_device.h>
#include "edac_module.h"
#include "mpc85xx_edac.h"
29
#include "fsl_ddr_edac.h"
30 31

static int edac_dev_idx;
32
#ifdef CONFIG_PCI
33
static int edac_pci_idx;
34
#endif
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61

/*
 * PCI Err defines
 */
#ifdef CONFIG_PCI
static u32 orig_pci_err_cap_dr;
static u32 orig_pci_err_en;
#endif

static u32 orig_l2_err_disable;

/**************************** PCI Err device ***************************/
#ifdef CONFIG_PCI

static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
{
	struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
	u32 err_detect;

	err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);

	/* master aborts can happen during PCI config cycles */
	if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
		return;
	}

62 63
	pr_err("PCI error(s) detected\n");
	pr_err("PCI/X ERR_DR register: %#08x\n", err_detect);
64

65
	pr_err("PCI/X ERR_ATTRIB register: %#08x\n",
66
	       in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
67
	pr_err("PCI/X ERR_ADDR register: %#08x\n",
68
	       in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
69
	pr_err("PCI/X ERR_EXT_ADDR register: %#08x\n",
70
	       in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
71
	pr_err("PCI/X ERR_DL register: %#08x\n",
72
	       in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
73
	pr_err("PCI/X ERR_DH register: %#08x\n",
74 75 76 77 78 79 80 81 82 83 84 85
	       in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));

	/* clear error bits */
	out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);

	if (err_detect & PCI_EDE_PERR_MASK)
		edac_pci_handle_pe(pci, pci->ctl_name);

	if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
		edac_pci_handle_npe(pci, pci->ctl_name);
}

86 87 88
static void mpc85xx_pcie_check(struct edac_pci_ctl_info *pci)
{
	struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
89
	u32 err_detect, err_cap_stat;
90 91

	err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
92
	err_cap_stat = in_be32(pdata->pci_vbase + MPC85XX_PCI_GAS_TIMR);
93 94 95

	pr_err("PCIe error(s) detected\n");
	pr_err("PCIe ERR_DR register: 0x%08x\n", err_detect);
96
	pr_err("PCIe ERR_CAP_STAT register: 0x%08x\n", err_cap_stat);
97 98 99 100 101 102 103 104 105 106 107
	pr_err("PCIe ERR_CAP_R0 register: 0x%08x\n",
			in_be32(pdata->pci_vbase + MPC85XX_PCIE_ERR_CAP_R0));
	pr_err("PCIe ERR_CAP_R1 register: 0x%08x\n",
			in_be32(pdata->pci_vbase + MPC85XX_PCIE_ERR_CAP_R1));
	pr_err("PCIe ERR_CAP_R2 register: 0x%08x\n",
			in_be32(pdata->pci_vbase + MPC85XX_PCIE_ERR_CAP_R2));
	pr_err("PCIe ERR_CAP_R3 register: 0x%08x\n",
			in_be32(pdata->pci_vbase + MPC85XX_PCIE_ERR_CAP_R3));

	/* clear error bits */
	out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
108 109 110

	/* reset error capture */
	out_be32(pdata->pci_vbase + MPC85XX_PCI_GAS_TIMR, err_cap_stat | 0x1);
111 112 113 114 115 116 117 118 119 120 121 122 123 124
}

static int mpc85xx_pcie_find_capability(struct device_node *np)
{
	struct pci_controller *hose;

	if (!np)
		return -EINVAL;

	hose = pci_find_hose_for_OF_device(np);

	return early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
}

125 126 127 128 129 130 131 132 133 134 135
static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
{
	struct edac_pci_ctl_info *pci = dev_id;
	struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
	u32 err_detect;

	err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);

	if (!err_detect)
		return IRQ_NONE;

136 137 138 139
	if (pdata->is_pcie)
		mpc85xx_pcie_check(pci);
	else
		mpc85xx_pci_check(pci);
140 141 142 143

	return IRQ_HANDLED;
}

144
static int mpc85xx_pci_err_probe(struct platform_device *op)
145 146 147
{
	struct edac_pci_ctl_info *pci;
	struct mpc85xx_pci_pdata *pdata;
148 149
	struct mpc85xx_edac_pci_plat_data *plat_data;
	struct device_node *of_node;
150
	struct resource r;
151 152
	int res = 0;

153
	if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
154 155 156 157 158 159
		return -ENOMEM;

	pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
	if (!pci)
		return -ENOMEM;

160 161 162 163 164 165 166 167 168 169
	/* make sure error reporting method is sane */
	switch (edac_op_state) {
	case EDAC_OPSTATE_POLL:
	case EDAC_OPSTATE_INT:
		break;
	default:
		edac_op_state = EDAC_OPSTATE_INT;
		break;
	}

170 171
	pdata = pci->pvt_info;
	pdata->name = "mpc85xx_pci_err";
172

173 174 175 176 177 178 179 180 181
	plat_data = op->dev.platform_data;
	if (!plat_data) {
		dev_err(&op->dev, "no platform data");
		res = -ENXIO;
		goto err;
	}
	of_node = plat_data->of_node;

	if (mpc85xx_pcie_find_capability(of_node) > 0)
182 183
		pdata->is_pcie = true;

184 185
	dev_set_drvdata(&op->dev, pci);
	pci->dev = &op->dev;
186 187
	pci->mod_name = EDAC_MOD_STR;
	pci->ctl_name = pdata->name;
188
	pci->dev_name = dev_name(&op->dev);
189

190 191 192 193 194 195
	if (edac_op_state == EDAC_OPSTATE_POLL) {
		if (pdata->is_pcie)
			pci->edac_check = mpc85xx_pcie_check;
		else
			pci->edac_check = mpc85xx_pci_check;
	}
196 197 198

	pdata->edac_idx = edac_pci_idx++;

199
	res = of_address_to_resource(of_node, 0, &r);
200
	if (res) {
201
		pr_err("%s: Unable to get resource for PCI err regs\n", __func__);
202 203 204
		goto err;
	}

205 206 207
	/* we only need the error registers */
	r.start += 0xe00;

208 209
	if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
					pdata->name)) {
210
		pr_err("%s: Error while requesting mem region\n", __func__);
211 212 213 214
		res = -EBUSY;
		goto err;
	}

215
	pdata->pci_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
216
	if (!pdata->pci_vbase) {
217
		pr_err("%s: Unable to setup PCI err regs\n", __func__);
218 219 220 221
		res = -ENOMEM;
		goto err;
	}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	if (pdata->is_pcie) {
		orig_pci_err_cap_dr =
		    in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR);
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR, ~0);
		orig_pci_err_en =
		    in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, 0);
	} else {
		orig_pci_err_cap_dr =
		    in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);

		/* PCI master abort is expected during config cycles */
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);

		orig_pci_err_en =
		    in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);

		/* disable master abort reporting */
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
	}
242 243 244 245

	/* clear error bits */
	out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);

246 247 248
	/* reset error capture */
	out_be32(pdata->pci_vbase + MPC85XX_PCI_GAS_TIMR, 0x1);

249
	if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
250
		edac_dbg(3, "failed edac_pci_add_device()\n");
251 252 253 254
		goto err;
	}

	if (edac_op_state == EDAC_OPSTATE_INT) {
255
		pdata->irq = irq_of_parse_and_map(of_node, 0);
256
		res = devm_request_irq(&op->dev, pdata->irq,
257
				       mpc85xx_pci_isr,
258
				       IRQF_SHARED,
259 260
				       "[EDAC] PCI err", pci);
		if (res < 0) {
261 262
			pr_err("%s: Unable to request irq %d for MPC85xx PCI err\n",
				__func__, pdata->irq);
263
			irq_dispose_mapping(pdata->irq);
264 265 266 267
			res = -ENODEV;
			goto err2;
		}

268
		pr_info(EDAC_MOD_STR " acquired irq %d for PCI Err\n",
269 270 271
		       pdata->irq);
	}

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	if (pdata->is_pcie) {
		/*
		 * Enable all PCIe error interrupt & error detect except invalid
		 * PEX_CONFIG_ADDR/PEX_CONFIG_DATA access interrupt generation
		 * enable bit and invalid PEX_CONFIG_ADDR/PEX_CONFIG_DATA access
		 * detection enable bit. Because PCIe bus code to initialize and
		 * configure these PCIe devices on booting will use some invalid
		 * PEX_CONFIG_ADDR/PEX_CONFIG_DATA, edac driver prints the much
		 * notice information. So disable this detect to fix ugly print.
		 */
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0
			 & ~PEX_ERR_ICCAIE_EN_BIT);
		out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR, 0
			 | PEX_ERR_ICCAD_DISR_BIT);
	}

288
	devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
289
	edac_dbg(3, "success\n");
290
	pr_info(EDAC_MOD_STR " PCI err registered\n");
291 292 293 294

	return 0;

err2:
295
	edac_pci_del_device(&op->dev);
296 297
err:
	edac_pci_free_ctl_info(pci);
298
	devres_release_group(&op->dev, mpc85xx_pci_err_probe);
299 300 301
	return res;
}

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
static int mpc85xx_pci_err_remove(struct platform_device *op)
{
	struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
	struct mpc85xx_pci_pdata *pdata = pci->pvt_info;

	edac_dbg(0, "\n");

	out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR, orig_pci_err_cap_dr);
	out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);

	edac_pci_del_device(&op->dev);
	edac_pci_free_ctl_info(pci);

	return 0;
}

318 319 320 321 322 323 324 325 326
static const struct platform_device_id mpc85xx_pci_err_match[] = {
	{
		.name = "mpc85xx-pci-edac"
	},
	{}
};

static struct platform_driver mpc85xx_pci_err_driver = {
	.probe = mpc85xx_pci_err_probe,
327
	.remove = mpc85xx_pci_err_remove,
328 329 330 331 332 333
	.id_table = mpc85xx_pci_err_match,
	.driver = {
		.name = "mpc85xx_pci_err",
		.suppress_bind_attrs = true,
	},
};
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
#endif				/* CONFIG_PCI */

/**************************** L2 Err device ***************************/

/************************ L2 SYSFS parts ***********************************/

static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
					      *edac_dev, char *data)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	return sprintf(data, "0x%08x",
		       in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
}

static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
					      *edac_dev, char *data)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	return sprintf(data, "0x%08x",
		       in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
}

static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
					   *edac_dev, char *data)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	return sprintf(data, "0x%08x",
		       in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
}

static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
					       *edac_dev, const char *data,
					       size_t count)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	if (isdigit(*data)) {
		out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
			 simple_strtoul(data, NULL, 0));
		return count;
	}
	return 0;
}

static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
					       *edac_dev, const char *data,
					       size_t count)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	if (isdigit(*data)) {
		out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
			 simple_strtoul(data, NULL, 0));
		return count;
	}
	return 0;
}

static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
					    *edac_dev, const char *data,
					    size_t count)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	if (isdigit(*data)) {
		out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
			 simple_strtoul(data, NULL, 0));
		return count;
	}
	return 0;
}

static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
	{
	 .attr = {
		  .name = "inject_data_hi",
		  .mode = (S_IRUGO | S_IWUSR)
		  },
	 .show = mpc85xx_l2_inject_data_hi_show,
	 .store = mpc85xx_l2_inject_data_hi_store},
	{
	 .attr = {
		  .name = "inject_data_lo",
		  .mode = (S_IRUGO | S_IWUSR)
		  },
	 .show = mpc85xx_l2_inject_data_lo_show,
	 .store = mpc85xx_l2_inject_data_lo_store},
	{
	 .attr = {
		  .name = "inject_ctrl",
		  .mode = (S_IRUGO | S_IWUSR)
		  },
	 .show = mpc85xx_l2_inject_ctrl_show,
	 .store = mpc85xx_l2_inject_ctrl_store},

	/* End of list */
	{
	 .attr = {.name = NULL}
	 }
};

static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
					    *edac_dev)
{
	edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
}

/***************************** L2 ops ***********************************/

static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
{
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	u32 err_detect;

	err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);

	if (!(err_detect & L2_EDE_MASK))
		return;

450 451 452
	pr_err("ECC Error in CPU L2 cache\n");
	pr_err("L2 Error Detect Register: 0x%08x\n", err_detect);
	pr_err("L2 Error Capture Data High Register: 0x%08x\n",
453
	       in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
454
	pr_err("L2 Error Capture Data Lo Register: 0x%08x\n",
455
	       in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
456
	pr_err("L2 Error Syndrome Register: 0x%08x\n",
457
	       in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
458
	pr_err("L2 Error Attributes Capture Register: 0x%08x\n",
459
	       in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
460
	pr_err("L2 Error Address Capture Register: 0x%08x\n",
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	       in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));

	/* clear error detect register */
	out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);

	if (err_detect & L2_EDE_CE_MASK)
		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);

	if (err_detect & L2_EDE_UE_MASK)
		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
}

static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
{
	struct edac_device_ctl_info *edac_dev = dev_id;
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
	u32 err_detect;

	err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);

	if (!(err_detect & L2_EDE_MASK))
		return IRQ_NONE;

	mpc85xx_l2_check(edac_dev);

	return IRQ_HANDLED;
}

489
static int mpc85xx_l2_err_probe(struct platform_device *op)
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
{
	struct edac_device_ctl_info *edac_dev;
	struct mpc85xx_l2_pdata *pdata;
	struct resource r;
	int res;

	if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
		return -ENOMEM;

	edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
					      "cpu", 1, "L", 1, 2, NULL, 0,
					      edac_dev_idx);
	if (!edac_dev) {
		devres_release_group(&op->dev, mpc85xx_l2_err_probe);
		return -ENOMEM;
	}

	pdata = edac_dev->pvt_info;
	pdata->name = "mpc85xx_l2_err";
	edac_dev->dev = &op->dev;
	dev_set_drvdata(edac_dev->dev, edac_dev);
	edac_dev->ctl_name = pdata->name;
	edac_dev->dev_name = pdata->name;

514
	res = of_address_to_resource(op->dev.of_node, 0, &r);
515
	if (res) {
516
		pr_err("%s: Unable to get resource for L2 err regs\n", __func__);
517 518 519 520 521 522
		goto err;
	}

	/* we only need the error registers */
	r.start += 0xe00;

523 524
	if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
				     pdata->name)) {
525
		pr_err("%s: Error while requesting mem region\n", __func__);
526 527 528 529
		res = -EBUSY;
		goto err;
	}

530
	pdata->l2_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
531
	if (!pdata->l2_vbase) {
532
		pr_err("%s: Unable to setup L2 err regs\n", __func__);
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
		res = -ENOMEM;
		goto err;
	}

	out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);

	orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);

	/* clear the err_dis */
	out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);

	edac_dev->mod_name = EDAC_MOD_STR;

	if (edac_op_state == EDAC_OPSTATE_POLL)
		edac_dev->edac_check = mpc85xx_l2_check;

	mpc85xx_set_l2_sysfs_attributes(edac_dev);

	pdata->edac_idx = edac_dev_idx++;

	if (edac_device_add_device(edac_dev) > 0) {
554
		edac_dbg(3, "failed edac_device_add_device()\n");
555 556 557 558
		goto err;
	}

	if (edac_op_state == EDAC_OPSTATE_INT) {
559
		pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
560
		res = devm_request_irq(&op->dev, pdata->irq,
561
				       mpc85xx_l2_isr, IRQF_SHARED,
562 563
				       "[EDAC] L2 err", edac_dev);
		if (res < 0) {
564 565
			pr_err("%s: Unable to request irq %d for MPC85xx L2 err\n",
				__func__, pdata->irq);
566 567 568 569 570
			irq_dispose_mapping(pdata->irq);
			res = -ENODEV;
			goto err2;
		}

571
		pr_info(EDAC_MOD_STR " acquired irq %d for L2 Err\n", pdata->irq);
572 573 574 575 576 577 578 579

		edac_dev->op_state = OP_RUNNING_INTERRUPT;

		out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
	}

	devres_remove_group(&op->dev, mpc85xx_l2_err_probe);

580
	edac_dbg(3, "success\n");
581
	pr_info(EDAC_MOD_STR " L2 err registered\n");
582 583 584 585 586 587 588 589 590 591 592

	return 0;

err2:
	edac_device_del_device(&op->dev);
err:
	devres_release_group(&op->dev, mpc85xx_l2_err_probe);
	edac_device_free_ctl_info(edac_dev);
	return res;
}

593
static int mpc85xx_l2_err_remove(struct platform_device *op)
594 595 596 597
{
	struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
	struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;

598
	edac_dbg(0, "\n");
599 600 601 602 603 604 605 606 607 608 609 610

	if (edac_op_state == EDAC_OPSTATE_INT) {
		out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
		irq_dispose_mapping(pdata->irq);
	}

	out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
	edac_device_del_device(&op->dev);
	edac_device_free_ctl_info(edac_dev);
	return 0;
}

611
static const struct of_device_id mpc85xx_l2_err_of_match[] = {
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
/* deprecate the fsl,85.. forms in the future, 2.6.30? */
	{ .compatible = "fsl,8540-l2-cache-controller", },
	{ .compatible = "fsl,8541-l2-cache-controller", },
	{ .compatible = "fsl,8544-l2-cache-controller", },
	{ .compatible = "fsl,8548-l2-cache-controller", },
	{ .compatible = "fsl,8555-l2-cache-controller", },
	{ .compatible = "fsl,8568-l2-cache-controller", },
	{ .compatible = "fsl,mpc8536-l2-cache-controller", },
	{ .compatible = "fsl,mpc8540-l2-cache-controller", },
	{ .compatible = "fsl,mpc8541-l2-cache-controller", },
	{ .compatible = "fsl,mpc8544-l2-cache-controller", },
	{ .compatible = "fsl,mpc8548-l2-cache-controller", },
	{ .compatible = "fsl,mpc8555-l2-cache-controller", },
	{ .compatible = "fsl,mpc8560-l2-cache-controller", },
	{ .compatible = "fsl,mpc8568-l2-cache-controller", },
627
	{ .compatible = "fsl,mpc8569-l2-cache-controller", },
628
	{ .compatible = "fsl,mpc8572-l2-cache-controller", },
629 630
	{ .compatible = "fsl,p1020-l2-cache-controller", },
	{ .compatible = "fsl,p1021-l2-cache-controller", },
Y
Yang Shi 已提交
631
	{ .compatible = "fsl,p2020-l2-cache-controller", },
632 633
	{},
};
634
MODULE_DEVICE_TABLE(of, mpc85xx_l2_err_of_match);
635

636
static struct platform_driver mpc85xx_l2_err_driver = {
637 638 639
	.probe = mpc85xx_l2_err_probe,
	.remove = mpc85xx_l2_err_remove,
	.driver = {
640 641 642
		.name = "mpc85xx_l2_err",
		.of_match_table = mpc85xx_l2_err_of_match,
	},
643 644
};

645
static const struct of_device_id mpc85xx_mc_err_of_match[] = {
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
/* deprecate the fsl,85.. forms in the future, 2.6.30? */
	{ .compatible = "fsl,8540-memory-controller", },
	{ .compatible = "fsl,8541-memory-controller", },
	{ .compatible = "fsl,8544-memory-controller", },
	{ .compatible = "fsl,8548-memory-controller", },
	{ .compatible = "fsl,8555-memory-controller", },
	{ .compatible = "fsl,8568-memory-controller", },
	{ .compatible = "fsl,mpc8536-memory-controller", },
	{ .compatible = "fsl,mpc8540-memory-controller", },
	{ .compatible = "fsl,mpc8541-memory-controller", },
	{ .compatible = "fsl,mpc8544-memory-controller", },
	{ .compatible = "fsl,mpc8548-memory-controller", },
	{ .compatible = "fsl,mpc8555-memory-controller", },
	{ .compatible = "fsl,mpc8560-memory-controller", },
	{ .compatible = "fsl,mpc8568-memory-controller", },
661
	{ .compatible = "fsl,mpc8569-memory-controller", },
662
	{ .compatible = "fsl,mpc8572-memory-controller", },
663
	{ .compatible = "fsl,mpc8349-memory-controller", },
664 665
	{ .compatible = "fsl,p1020-memory-controller", },
	{ .compatible = "fsl,p1021-memory-controller", },
Y
Yang Shi 已提交
666
	{ .compatible = "fsl,p2020-memory-controller", },
667
	{ .compatible = "fsl,qoriq-memory-controller", },
668 669
	{},
};
670
MODULE_DEVICE_TABLE(of, mpc85xx_mc_err_of_match);
671

672
static struct platform_driver mpc85xx_mc_err_driver = {
673 674
	.probe = fsl_mc_err_probe,
	.remove = fsl_mc_err_remove,
675
	.driver = {
676 677 678
		.name = "mpc85xx_mc_err",
		.of_match_table = mpc85xx_mc_err_of_match,
	},
679 680
};

681 682 683
static struct platform_driver * const drivers[] = {
	&mpc85xx_mc_err_driver,
	&mpc85xx_l2_err_driver,
684 685 686
#ifdef CONFIG_PCI
	&mpc85xx_pci_err_driver,
#endif
687 688
};

689 690 691
static int __init mpc85xx_mc_init(void)
{
	int res = 0;
692
	u32 __maybe_unused pvr = 0;
693

694
	pr_info("Freescale(R) MPC85xx EDAC driver, (C) 2006 Montavista Software\n");
695 696 697 698 699 700 701 702 703 704 705

	/* make sure error reporting method is sane */
	switch (edac_op_state) {
	case EDAC_OPSTATE_POLL:
	case EDAC_OPSTATE_INT:
		break;
	default:
		edac_op_state = EDAC_OPSTATE_INT;
		break;
	}

706
	res = platform_register_drivers(drivers, ARRAY_SIZE(drivers));
707
	if (res)
708
		pr_warn(EDAC_MOD_STR "drivers fail to register\n");
709 710 711 712 713 714 715 716

	return 0;
}

module_init(mpc85xx_mc_init);

static void __exit mpc85xx_mc_exit(void)
{
717
	platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
718 719 720 721 722 723 724 725 726
}

module_exit(mpc85xx_mc_exit);

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Montavista Software, Inc.");
module_param(edac_op_state, int, 0444);
MODULE_PARM_DESC(edac_op_state,
		 "EDAC Error Reporting state: 0=Poll, 2=Interrupt");