processor.h 21.8 KB
Newer Older
V
Vegard Nossum 已提交
1 2
#ifndef ASM_X86__PROCESSOR_H
#define ASM_X86__PROCESSOR_H
3

4 5
#include <asm/processor-flags.h>

6 7 8 9
/* Forward declaration, a strange C thing */
struct task_struct;
struct mm_struct;

10 11 12 13 14 15 16
#include <asm/vm86.h>
#include <asm/math_emu.h>
#include <asm/segment.h>
#include <asm/types.h>
#include <asm/sigcontext.h>
#include <asm/current.h>
#include <asm/cpufeature.h>
17
#include <asm/system.h>
18
#include <asm/page.h>
19
#include <asm/percpu.h>
20 21
#include <asm/msr.h>
#include <asm/desc_defs.h>
22
#include <asm/nops.h>
23

24
#include <linux/personality.h>
25 26
#include <linux/cpumask.h>
#include <linux/cache.h>
27 28
#include <linux/threads.h>
#include <linux/init.h>
29

30 31 32 33 34 35 36
/*
 * Default implementation of macro that returns current
 * instruction pointer ("program counter").
 */
static inline void *current_text_addr(void)
{
	void *pc;
37 38 39

	asm volatile("mov $1f, %0; 1:":"=r" (pc));

40 41 42
	return pc;
}

43
#ifdef CONFIG_X86_VSMP
44 45
# define ARCH_MIN_TASKALIGN		(1 << INTERNODE_CACHE_SHIFT)
# define ARCH_MIN_MMSTRUCT_ALIGN	(1 << INTERNODE_CACHE_SHIFT)
46
#else
47 48
# define ARCH_MIN_TASKALIGN		16
# define ARCH_MIN_MMSTRUCT_ALIGN	0
49 50
#endif

51 52 53 54 55 56 57
/*
 *  CPU type and hardware bug flags. Kept separately for each CPU.
 *  Members of this structure are referenced in head.S, so think twice
 *  before touching them. [mj]
 */

struct cpuinfo_x86 {
58 59 60 61
	__u8			x86;		/* CPU family */
	__u8			x86_vendor;	/* CPU vendor */
	__u8			x86_model;
	__u8			x86_mask;
62
#ifdef CONFIG_X86_32
63 64 65 66 67 68 69 70 71 72
	char			wp_works_ok;	/* It doesn't on 386's */

	/* Problems on some 486Dx4's and old 386's: */
	char			hlt_works_ok;
	char			hard_math;
	char			rfu;
	char			fdiv_bug;
	char			f00f_bug;
	char			coma_bug;
	char			pad0;
73
#else
74 75 76 77 78 79 80 81
	/* Number of 4K pages in DTLB/ITLB combined(in pages): */
	int			 x86_tlbsize;
	__u8			x86_virt_bits;
	__u8			x86_phys_bits;
	/* CPUID returned core id bits: */
	__u8			x86_coreid_bits;
	/* Max extended CPUID function supported: */
	__u32			extended_cpuid_level;
82
#endif
83 84 85 86 87 88 89 90 91 92
	/* Maximum supported CPUID level, -1=no CPUID: */
	int			cpuid_level;
	__u32			x86_capability[NCAPINTS];
	char			x86_vendor_id[16];
	char			x86_model_id[64];
	/* in KB - valid for CPUS which support this call: */
	int			x86_cache_size;
	int			x86_cache_alignment;	/* In bytes */
	int			x86_power;
	unsigned long		loops_per_jiffy;
93
#ifdef CONFIG_SMP
94 95
	/* cpus sharing the last level cache: */
	cpumask_t		llc_shared_map;
96
#endif
97 98 99
	/* cpuid returned max cores value: */
	u16			 x86_max_cores;
	u16			apicid;
Y
Yinghai Lu 已提交
100
	u16			initial_apicid;
101
	u16			x86_clflush_size;
102
#ifdef CONFIG_SMP
103 104 105 106 107 108 109 110
	/* number of cores as seen by the OS: */
	u16			booted_cores;
	/* Physical processor id: */
	u16			phys_proc_id;
	/* Core id: */
	u16			cpu_core_id;
	/* Index into per_cpu list: */
	u16			cpu_index;
111 112 113
#endif
} __attribute__((__aligned__(SMP_CACHE_BYTES)));

114 115 116 117 118 119 120 121 122 123
#define X86_VENDOR_INTEL	0
#define X86_VENDOR_CYRIX	1
#define X86_VENDOR_AMD		2
#define X86_VENDOR_UMC		3
#define X86_VENDOR_CENTAUR	5
#define X86_VENDOR_TRANSMETA	7
#define X86_VENDOR_NSC		8
#define X86_VENDOR_NUM		9

#define X86_VENDOR_UNKNOWN	0xff
124

125 126 127
/*
 * capabilities of CPUs
 */
128 129 130 131 132
extern struct cpuinfo_x86	boot_cpu_data;
extern struct cpuinfo_x86	new_cpu_data;

extern struct tss_struct	doublefault_tss;
extern __u32			cleared_cpu_caps[NCAPINTS];
133 134 135 136 137 138 139 140 141 142

#ifdef CONFIG_SMP
DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
#define cpu_data(cpu)		per_cpu(cpu_info, cpu)
#define current_cpu_data	cpu_data(smp_processor_id())
#else
#define cpu_data(cpu)		boot_cpu_data
#define current_cpu_data	boot_cpu_data
#endif

G
Glauber Costa 已提交
143 144 145 146 147 148 149 150 151
static inline int hlt_works(int cpu)
{
#ifdef CONFIG_X86_32
	return cpu_data(cpu).hlt_works_ok;
#else
	return 1;
#endif
}

152 153 154
#define cache_line_size()	(boot_cpu_data.x86_cache_alignment)

extern void cpu_detect(struct cpuinfo_x86 *c);
155

156
extern void early_cpu_init(void);
157 158
extern void identify_boot_cpu(void);
extern void identify_secondary_cpu(struct cpuinfo_x86 *);
159 160 161 162 163
extern void print_cpu_info(struct cpuinfo_x86 *);
extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
extern unsigned short num_cache_leaves;

164 165 166 167 168 169
#if defined(CONFIG_X86_HT) || defined(CONFIG_X86_64)
extern void detect_ht(struct cpuinfo_x86 *c);
#else
static inline void detect_ht(struct cpuinfo_x86 *c) {}
#endif

170
static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
171
				unsigned int *ecx, unsigned int *edx)
172 173
{
	/* ecx is often an input as well as an output. */
174 175 176 177 178 179
	asm("cpuid"
	    : "=a" (*eax),
	      "=b" (*ebx),
	      "=c" (*ecx),
	      "=d" (*edx)
	    : "0" (*eax), "2" (*ecx));
180 181
}

182 183 184 185
static inline void load_cr3(pgd_t *pgdir)
{
	write_cr3(__pa(pgdir));
}
186

187 188 189
#ifdef CONFIG_X86_32
/* This is the TSS defined by the hardware. */
struct x86_hw_tss {
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	unsigned short		back_link, __blh;
	unsigned long		sp0;
	unsigned short		ss0, __ss0h;
	unsigned long		sp1;
	/* ss1 caches MSR_IA32_SYSENTER_CS: */
	unsigned short		ss1, __ss1h;
	unsigned long		sp2;
	unsigned short		ss2, __ss2h;
	unsigned long		__cr3;
	unsigned long		ip;
	unsigned long		flags;
	unsigned long		ax;
	unsigned long		cx;
	unsigned long		dx;
	unsigned long		bx;
	unsigned long		sp;
	unsigned long		bp;
	unsigned long		si;
	unsigned long		di;
	unsigned short		es, __esh;
	unsigned short		cs, __csh;
	unsigned short		ss, __ssh;
	unsigned short		ds, __dsh;
	unsigned short		fs, __fsh;
	unsigned short		gs, __gsh;
	unsigned short		ldt, __ldth;
	unsigned short		trace;
	unsigned short		io_bitmap_base;

219 220 221
} __attribute__((packed));
#else
struct x86_hw_tss {
222 223 224 225 226 227 228 229 230 231 232
	u32			reserved1;
	u64			sp0;
	u64			sp1;
	u64			sp2;
	u64			reserved2;
	u64			ist[7];
	u32			reserved3;
	u32			reserved4;
	u16			reserved5;
	u16			io_bitmap_base;

233 234 235 236
} __attribute__((packed)) ____cacheline_aligned;
#endif

/*
237
 * IO-bitmap sizes:
238
 */
239 240 241 242 243 244
#define IO_BITMAP_BITS			65536
#define IO_BITMAP_BYTES			(IO_BITMAP_BITS/8)
#define IO_BITMAP_LONGS			(IO_BITMAP_BYTES/sizeof(long))
#define IO_BITMAP_OFFSET		offsetof(struct tss_struct, io_bitmap)
#define INVALID_IO_BITMAP_OFFSET	0x8000
#define INVALID_IO_BITMAP_OFFSET_LAZY	0x9000
245 246

struct tss_struct {
247 248 249 250
	/*
	 * The hardware state:
	 */
	struct x86_hw_tss	x86_tss;
251 252 253 254 255 256 257

	/*
	 * The extra 1 is there because the CPU will access an
	 * additional byte beyond the end of the IO permission
	 * bitmap. The extra byte must be all 1 bits, and must
	 * be within the limit.
	 */
258
	unsigned long		io_bitmap[IO_BITMAP_LONGS + 1];
259 260 261
	/*
	 * Cache the current maximum and the last task that used the bitmap:
	 */
262 263 264
	unsigned long		io_bitmap_max;
	struct thread_struct	*io_bitmap_owner;

265
	/*
266
	 * .. and then another 0x100 bytes for the emergency kernel stack:
267
	 */
268 269
	unsigned long		stack[64];

270
} ____cacheline_aligned;
271 272 273

DECLARE_PER_CPU(struct tss_struct, init_tss);

274 275 276
/*
 * Save the original ist values for checking stack pointers during debugging
 */
277
struct orig_ist {
278
	unsigned long		ist[7];
279 280
};

R
Roland McGrath 已提交
281
#define	MXCSR_DEFAULT		0x1f80
282

R
Roland McGrath 已提交
283
struct i387_fsave_struct {
I
Ingo Molnar 已提交
284 285 286 287 288 289 290 291 292
	u32			cwd;	/* FPU Control Word		*/
	u32			swd;	/* FPU Status Word		*/
	u32			twd;	/* FPU Tag Word			*/
	u32			fip;	/* FPU IP Offset		*/
	u32			fcs;	/* FPU IP Selector		*/
	u32			foo;	/* FPU Operand Pointer Offset	*/
	u32			fos;	/* FPU Operand Pointer Selector	*/

	/* 8*10 bytes for each FP-reg = 80 bytes:			*/
293
	u32			st_space[20];
I
Ingo Molnar 已提交
294 295

	/* Software status information [not touched by FSAVE ]:		*/
296
	u32			status;
297 298 299
};

struct i387_fxsave_struct {
I
Ingo Molnar 已提交
300 301 302 303
	u16			cwd; /* Control Word			*/
	u16			swd; /* Status Word			*/
	u16			twd; /* Tag Word			*/
	u16			fop; /* Last Instruction Opcode		*/
R
Roland McGrath 已提交
304 305
	union {
		struct {
I
Ingo Molnar 已提交
306 307
			u64	rip; /* Instruction Pointer		*/
			u64	rdp; /* Data Pointer			*/
R
Roland McGrath 已提交
308 309
		};
		struct {
I
Ingo Molnar 已提交
310 311 312 313
			u32	fip; /* FPU IP Offset			*/
			u32	fcs; /* FPU IP Selector			*/
			u32	foo; /* FPU Operand Offset		*/
			u32	fos; /* FPU Operand Selector		*/
R
Roland McGrath 已提交
314 315
		};
	};
I
Ingo Molnar 已提交
316 317 318 319
	u32			mxcsr;		/* MXCSR Register State */
	u32			mxcsr_mask;	/* MXCSR Mask		*/

	/* 8*16 bytes for each FP-reg = 128 bytes:			*/
320
	u32			st_space[32];
I
Ingo Molnar 已提交
321 322

	/* 16*16 bytes for each XMM-reg = 256 bytes:			*/
323
	u32			xmm_space[64];
I
Ingo Molnar 已提交
324

325 326
	u32			padding[24];

327 328
} __attribute__((aligned(16)));

R
Roland McGrath 已提交
329
struct i387_soft_struct {
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	u32			cwd;
	u32			swd;
	u32			twd;
	u32			fip;
	u32			fcs;
	u32			foo;
	u32			fos;
	/* 8*10 bytes for each FP-reg = 80 bytes: */
	u32			st_space[20];
	u8			ftop;
	u8			changed;
	u8			lookahead;
	u8			no_update;
	u8			rm;
	u8			alimit;
	struct info		*info;
	u32			entry_eip;
R
Roland McGrath 已提交
347 348
};

349
union thread_xstate {
R
Roland McGrath 已提交
350
	struct i387_fsave_struct	fsave;
351
	struct i387_fxsave_struct	fxsave;
352
	struct i387_soft_struct		soft;
353 354
};

355
#ifdef CONFIG_X86_64
356
DECLARE_PER_CPU(struct orig_ist, orig_ist);
357
#endif
358

359
extern void print_cpu_info(struct cpuinfo_x86 *);
360
extern unsigned int xstate_size;
361 362
extern void free_thread_xstate(struct task_struct *);
extern struct kmem_cache *task_xstate_cachep;
363 364 365 366
extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
extern unsigned short num_cache_leaves;

367
struct thread_struct {
368 369 370 371
	/* Cached TLS descriptors: */
	struct desc_struct	tls_array[GDT_ENTRY_TLS_ENTRIES];
	unsigned long		sp0;
	unsigned long		sp;
372
#ifdef CONFIG_X86_32
373
	unsigned long		sysenter_cs;
374
#else
375 376 377 378 379
	unsigned long		usersp;	/* Copy from PDA */
	unsigned short		es;
	unsigned short		ds;
	unsigned short		fsindex;
	unsigned short		gsindex;
380
#endif
381 382 383 384 385 386 387 388 389 390 391 392 393 394
	unsigned long		ip;
	unsigned long		fs;
	unsigned long		gs;
	/* Hardware debugging registers: */
	unsigned long		debugreg0;
	unsigned long		debugreg1;
	unsigned long		debugreg2;
	unsigned long		debugreg3;
	unsigned long		debugreg6;
	unsigned long		debugreg7;
	/* Fault info: */
	unsigned long		cr2;
	unsigned long		trap_no;
	unsigned long		error_code;
395 396
	/* floating point and extended processor state */
	union thread_xstate	*xstate;
397
#ifdef CONFIG_X86_32
398
	/* Virtual 86 mode info */
399 400
	struct vm86_struct __user *vm86_info;
	unsigned long		screen_bitmap;
401 402 403 404 405
	unsigned long		v86flags;
	unsigned long		v86mask;
	unsigned long		saved_sp0;
	unsigned int		saved_fs;
	unsigned int		saved_gs;
406
#endif
407 408 409 410 411
	/* IO permissions: */
	unsigned long		*io_bitmap_ptr;
	unsigned long		iopl;
	/* Max allowed port in the bitmap, in bytes: */
	unsigned		io_bitmap_max;
412 413 414 415 416 417 418
/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set.  */
	unsigned long	debugctlmsr;
/* Debug Store - if not 0 points to a DS Save Area configuration;
 *               goes into MSR_IA32_DS_AREA */
	unsigned long	ds_area_msr;
};

419 420
static inline unsigned long native_get_debugreg(int regno)
{
421
	unsigned long val = 0;	/* Damn you, gcc! */
422 423 424

	switch (regno) {
	case 0:
425 426
		asm("mov %%db0, %0" :"=r" (val));
		break;
427
	case 1:
428 429
		asm("mov %%db1, %0" :"=r" (val));
		break;
430
	case 2:
431 432
		asm("mov %%db2, %0" :"=r" (val));
		break;
433
	case 3:
434 435
		asm("mov %%db3, %0" :"=r" (val));
		break;
436
	case 6:
437 438
		asm("mov %%db6, %0" :"=r" (val));
		break;
439
	case 7:
440 441
		asm("mov %%db7, %0" :"=r" (val));
		break;
442 443 444 445 446 447 448 449 450 451
	default:
		BUG();
	}
	return val;
}

static inline void native_set_debugreg(int regno, unsigned long value)
{
	switch (regno) {
	case 0:
452
		asm("mov %0, %%db0"	::"r" (value));
453 454
		break;
	case 1:
455
		asm("mov %0, %%db1"	::"r" (value));
456 457
		break;
	case 2:
458
		asm("mov %0, %%db2"	::"r" (value));
459 460
		break;
	case 3:
461
		asm("mov %0, %%db3"	::"r" (value));
462 463
		break;
	case 6:
464
		asm("mov %0, %%db6"	::"r" (value));
465 466
		break;
	case 7:
467
		asm("mov %0, %%db7"	::"r" (value));
468 469 470 471 472 473
		break;
	default:
		BUG();
	}
}

474 475 476 477 478 479 480
/*
 * Set IOPL bits in EFLAGS from given mask
 */
static inline void native_set_iopl_mask(unsigned mask)
{
#ifdef CONFIG_X86_32
	unsigned int reg;
481

482 483 484 485 486 487 488 489
	asm volatile ("pushfl;"
		      "popl %0;"
		      "andl %1, %0;"
		      "orl %2, %0;"
		      "pushl %0;"
		      "popfl"
		      : "=&r" (reg)
		      : "i" (~X86_EFLAGS_IOPL), "r" (mask));
490 491 492
#endif
}

493 494
static inline void
native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
495 496 497
{
	tss->x86_tss.sp0 = thread->sp0;
#ifdef CONFIG_X86_32
498
	/* Only happens when SEP is enabled, no need to test "SEP"arately: */
499 500 501 502 503 504
	if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
		tss->x86_tss.ss1 = thread->sysenter_cs;
		wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
	}
#endif
}
505

506 507 508 509 510 511 512
static inline void native_swapgs(void)
{
#ifdef CONFIG_X86_64
	asm volatile("swapgs" ::: "memory");
#endif
}

513 514 515
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
516 517
#define __cpuid			native_cpuid
#define paravirt_enabled()	0
518 519 520 521 522 523 524 525 526

/*
 * These special macros can be used to get or set a debugging register
 */
#define get_debugreg(var, register)				\
	(var) = native_get_debugreg(register)
#define set_debugreg(value, register)				\
	native_set_debugreg(register, value)

527 528
static inline void load_sp0(struct tss_struct *tss,
			    struct thread_struct *thread)
529 530 531 532
{
	native_load_sp0(tss, thread);
}

533
#define set_iopl_mask native_set_iopl_mask
534 535 536 537 538 539 540 541
#endif /* CONFIG_PARAVIRT */

/*
 * Save the cr4 feature set we're using (ie
 * Pentium 4MB enable and PPro Global page
 * enable), so that any CPU's that boot up
 * after us can get the correct flags.
 */
542
extern unsigned long		mmu_cr4_features;
543 544 545 546

static inline void set_in_cr4(unsigned long mask)
{
	unsigned cr4;
547

548 549 550 551 552 553 554 555 556
	mmu_cr4_features |= mask;
	cr4 = read_cr4();
	cr4 |= mask;
	write_cr4(cr4);
}

static inline void clear_in_cr4(unsigned long mask)
{
	unsigned cr4;
557

558 559 560 561 562 563
	mmu_cr4_features &= ~mask;
	cr4 = read_cr4();
	cr4 &= ~mask;
	write_cr4(cr4);
}

564
struct microcode_header {
565 566 567 568 569 570 571 572 573 574
	unsigned int		hdrver;
	unsigned int		rev;
	unsigned int		date;
	unsigned int		sig;
	unsigned int		cksum;
	unsigned int		ldrver;
	unsigned int		pf;
	unsigned int		datasize;
	unsigned int		totalsize;
	unsigned int		reserved[3];
575 576 577
};

struct microcode {
578 579
	struct microcode_header	hdr;
	unsigned int		bits[0];
580 581
};

582 583
typedef struct microcode	microcode_t;
typedef struct microcode_header	microcode_header_t;
584 585 586

/* microcode format is extended from prescott processors */
struct extended_signature {
587 588 589
	unsigned int		sig;
	unsigned int		pf;
	unsigned int		cksum;
590 591 592
};

struct extended_sigtable {
593 594 595
	unsigned int		count;
	unsigned int		cksum;
	unsigned int		reserved[3];
596 597 598
	struct extended_signature sigs[0];
};

599
typedef struct {
600
	unsigned long		seg;
601 602 603
} mm_segment_t;


604 605 606 607 608 609 610 611
/*
 * create a kernel thread without removing it from tasklists
 */
extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);

/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

612
/* Prepare to copy thread state - unlazy all lazy state */
613
extern void prepare_to_copy(struct task_struct *tsk);
614

615
unsigned long get_wchan(struct task_struct *p);
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648

/*
 * Generic CPUID function
 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
 * resulting in stale register contents being returned.
 */
static inline void cpuid(unsigned int op,
			 unsigned int *eax, unsigned int *ebx,
			 unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = 0;
	__cpuid(eax, ebx, ecx, edx);
}

/* Some CPUID calls want 'count' to be placed in ecx */
static inline void cpuid_count(unsigned int op, int count,
			       unsigned int *eax, unsigned int *ebx,
			       unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = count;
	__cpuid(eax, ebx, ecx, edx);
}

/*
 * CPUID functions returning a single datum
 */
static inline unsigned int cpuid_eax(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
649

650 651
	return eax;
}
652

653 654 655 656 657
static inline unsigned int cpuid_ebx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
658

659 660
	return ebx;
}
661

662 663 664 665 666
static inline unsigned int cpuid_ecx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
667

668 669
	return ecx;
}
670

671 672 673 674 675
static inline unsigned int cpuid_edx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
676

677 678 679
	return edx;
}

680 681 682
/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
static inline void rep_nop(void)
{
683
	asm volatile("rep; nop" ::: "memory");
684 685
}

686 687 688 689 690 691
static inline void cpu_relax(void)
{
	rep_nop();
}

/* Stop speculative execution: */
692 693 694
static inline void sync_core(void)
{
	int tmp;
695

696
	asm volatile("cpuid" : "=a" (tmp) : "0" (1)
697
		     : "ebx", "ecx", "edx", "memory");
698 699
}

700 701
static inline void __monitor(const void *eax, unsigned long ecx,
			     unsigned long edx)
702
{
703
	/* "monitor %eax, %ecx, %edx;" */
704 705
	asm volatile(".byte 0x0f, 0x01, 0xc8;"
		     :: "a" (eax), "c" (ecx), "d"(edx));
706 707 708 709
}

static inline void __mwait(unsigned long eax, unsigned long ecx)
{
710
	/* "mwait %eax, %ecx;" */
711 712
	asm volatile(".byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
713 714 715 716
}

static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
{
717
	trace_hardirqs_on();
718
	/* "mwait %eax, %ecx;" */
719 720
	asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
721 722 723 724 725 726
}

extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);

extern void select_idle_routine(const struct cpuinfo_x86 *c);

727
extern unsigned long		boot_option_idle_override;
Z
Zhao Yakui 已提交
728
extern unsigned long		idle_halt;
729
extern unsigned long		idle_nomwait;
730

731 732 733 734
extern void enable_sep_cpu(void);
extern int sysenter_setup(void);

/* Defined in head.S */
735
extern struct desc_ptr		early_gdt_descr;
736 737 738 739 740 741

extern void cpu_set_gdt(int);
extern void switch_to_new_gdt(void);
extern void cpu_init(void);
extern void init_gdt(int cpu);

742 743 744 745 746 747 748 749 750
static inline void update_debugctlmsr(unsigned long debugctlmsr)
{
#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return;
#endif
	wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
}

751 752 753 754 755 756 757
/*
 * from system description table in BIOS. Mostly for MCA use, but
 * others may find it useful:
 */
extern unsigned int		machine_id;
extern unsigned int		machine_submodel_id;
extern unsigned int		BIOS_revision;
758

759 760
/* Boot loader type from the setup header: */
extern int			bootloader_type;
761

762
extern char			ignore_fpu_irq;
763 764 765 766 767

#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
#define ARCH_HAS_PREFETCHW
#define ARCH_HAS_SPINLOCK_PREFETCH

768
#ifdef CONFIG_X86_32
769 770
# define BASE_PREFETCH		ASM_NOP4
# define ARCH_HAS_PREFETCH
771
#else
772
# define BASE_PREFETCH		"prefetcht0 (%1)"
773 774
#endif

775 776 777 778 779 780
/*
 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
 *
 * It's not worth to care about 3dnow prefetches for the K6
 * because they are microcoded there and very slow.
 */
781 782 783 784 785 786 787 788
static inline void prefetch(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchnta (%1)",
			  X86_FEATURE_XMM,
			  "r" (x));
}

789 790 791 792 793
/*
 * 3dnow prefetch to get an exclusive cache line.
 * Useful for spinlocks to avoid one state transition in the
 * cache coherency protocol:
 */
794 795 796 797 798 799 800 801
static inline void prefetchw(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchw (%1)",
			  X86_FEATURE_3DNOW,
			  "r" (x));
}

802 803 804 805 806
static inline void spin_lock_prefetch(const void *x)
{
	prefetchw(x);
}

807 808 809 810
#ifdef CONFIG_X86_32
/*
 * User space process size: 3GB (default).
 */
811 812 813 814 815 816 817 818 819 820
#define TASK_SIZE		PAGE_OFFSET
#define STACK_TOP		TASK_SIZE
#define STACK_TOP_MAX		STACK_TOP

#define INIT_THREAD  {							  \
	.sp0			= sizeof(init_stack) + (long)&init_stack, \
	.vm86_info		= NULL,					  \
	.sysenter_cs		= __KERNEL_CS,				  \
	.io_bitmap_ptr		= NULL,					  \
	.fs			= __KERNEL_PERCPU,			  \
821 822 823 824 825 826 827 828
}

/*
 * Note that the .io_bitmap member must be extra-big. This is because
 * the CPU will access an additional byte beyond the end of the IO
 * permission bitmap. The extra byte must be all 1 bits, and must
 * be within the limit.
 */
829 830
#define INIT_TSS  {							  \
	.x86_tss = {							  \
831
		.sp0		= sizeof(init_stack) + (long)&init_stack, \
832 833 834 835 836
		.ss0		= __KERNEL_DS,				  \
		.ss1		= __KERNEL_CS,				  \
		.io_bitmap_base	= INVALID_IO_BITMAP_OFFSET,		  \
	 },								  \
	.io_bitmap		= { [0 ... IO_BITMAP_LONGS] = ~0 },	  \
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
}

extern unsigned long thread_saved_pc(struct task_struct *tsk);

#define THREAD_SIZE_LONGS      (THREAD_SIZE/sizeof(unsigned long))
#define KSTK_TOP(info)                                                 \
({                                                                     \
       unsigned long *__ptr = (unsigned long *)(info);                 \
       (unsigned long)(&__ptr[THREAD_SIZE_LONGS]);                     \
})

/*
 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
 * This is necessary to guarantee that the entire "struct pt_regs"
 * is accessable even if the CPU haven't stored the SS/ESP registers
 * on the stack (interrupt gate does not save these registers
 * when switching to the same priv ring).
 * Therefore beware: accessing the ss/esp fields of the
 * "struct pt_regs" is possible, but they may contain the
 * completely wrong values.
 */
#define task_pt_regs(task)                                             \
({                                                                     \
       struct pt_regs *__regs__;                                       \
       __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
       __regs__ - 1;                                                   \
})

865
#define KSTK_ESP(task)		(task_pt_regs(task)->sp)
866 867 868 869 870

#else
/*
 * User space process size. 47bits minus one guard page.
 */
871
#define TASK_SIZE64	((1UL << 47) - PAGE_SIZE)
872 873 874 875

/* This decides where the kernel will search for a free chunk of vm
 * space during mmap's.
 */
876 877
#define IA32_PAGE_OFFSET	((current->personality & ADDR_LIMIT_3GB) ? \
					0xc0000000 : 0xFFFFe000)
878

879 880 881 882
#define TASK_SIZE		(test_thread_flag(TIF_IA32) ? \
					IA32_PAGE_OFFSET : TASK_SIZE64)
#define TASK_SIZE_OF(child)	((test_tsk_thread_flag(child, TIF_IA32)) ? \
					IA32_PAGE_OFFSET : TASK_SIZE64)
883

884 885 886
#define STACK_TOP		TASK_SIZE
#define STACK_TOP_MAX		TASK_SIZE64

887 888 889 890 891 892 893 894 895 896 897 898
#define INIT_THREAD  { \
	.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

#define INIT_TSS  { \
	.x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

/*
 * Return saved PC of a blocked thread.
 * What is this good for? it will be always the scheduler or ret_from_fork.
 */
899
#define thread_saved_pc(t)	(*(unsigned long *)((t)->thread.sp - 8))
900

901 902
#define task_pt_regs(tsk)	((struct pt_regs *)(tsk)->thread.sp0 - 1)
#define KSTK_ESP(tsk)		-1 /* sorry. doesn't work for syscall. */
903 904
#endif /* CONFIG_X86_64 */

I
Ingo Molnar 已提交
905 906 907
extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
					       unsigned long new_sp);

908 909
/*
 * This decides where the kernel will search for a free chunk of vm
910 911 912 913
 * space during mmap's.
 */
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(TASK_SIZE / 3))

914
#define KSTK_EIP(task)		(task_pt_regs(task)->ip)
915

916 917 918 919 920 921 922
/* Get/set a process' ability to use the timestamp counter instruction */
#define GET_TSC_CTL(adr)	get_tsc_mode((adr))
#define SET_TSC_CTL(val)	set_tsc_mode((val))

extern int get_tsc_mode(unsigned long adr);
extern int set_tsc_mode(unsigned int val);

V
Vegard Nossum 已提交
923
#endif /* ASM_X86__PROCESSOR_H */