pgtable-3level.h 4.8 KB
Newer Older
V
Vegard Nossum 已提交
1 2
#ifndef ASM_X86__PGTABLE_3LEVEL_H
#define ASM_X86__PGTABLE_3LEVEL_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10

/*
 * Intel Physical Address Extension (PAE) Mode - three-level page
 * tables on PPro+ CPUs.
 *
 * Copyright (C) 1999 Ingo Molnar <mingo@redhat.com>
 */

11 12 13 14 15 16 17 18 19
#define pte_ERROR(e)							\
	printk("%s:%d: bad pte %p(%08lx%08lx).\n",			\
	       __FILE__, __LINE__, &(e), (e).pte_high, (e).pte_low)
#define pmd_ERROR(e)							\
	printk("%s:%d: bad pmd %p(%016Lx).\n",				\
	       __FILE__, __LINE__, &(e), pmd_val(e))
#define pgd_ERROR(e)							\
	printk("%s:%d: bad pgd %p(%016Lx).\n",				\
	       __FILE__, __LINE__, &(e), pgd_val(e))
20 21 22 23 24

static inline int pud_none(pud_t pud)
{
	return pud_val(pud) == 0;
}
25

26 27 28 29
static inline int pud_bad(pud_t pud)
{
	return (pud_val(pud) & ~(PTE_MASK | _KERNPG_TABLE | _PAGE_USER)) != 0;
}
30

31 32 33 34
static inline int pud_present(pud_t pud)
{
	return pud_val(pud) & _PAGE_PRESENT;
}
L
Linus Torvalds 已提交
35 36 37 38 39 40 41

/* Rules for using set_pte: the pte being assigned *must* be
 * either not present or in a state where the hardware will
 * not attempt to update the pte.  In places where this is
 * not possible, use pte_get_and_clear to obtain the old pte
 * value and then use set_pte to update it.  -ben
 */
42
static inline void native_set_pte(pte_t *ptep, pte_t pte)
L
Linus Torvalds 已提交
43 44 45 46 47 48
{
	ptep->pte_high = pte.pte_high;
	smp_wmb();
	ptep->pte_low = pte.pte_low;
}

49 50 51 52 53 54
/*
 * Since this is only called on user PTEs, and the page fault handler
 * must handle the already racy situation of simultaneous page faults,
 * we are justified in merely clearing the PTE present bit, followed
 * by a set.  The ordering here is important.
 */
55 56
static inline void native_set_pte_present(struct mm_struct *mm,
					  unsigned long addr,
57
					  pte_t *ptep, pte_t pte)
58 59 60 61 62 63 64 65
{
	ptep->pte_low = 0;
	smp_wmb();
	ptep->pte_high = pte.pte_high;
	smp_wmb();
	ptep->pte_low = pte.pte_low;
}

66 67
static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
{
68
	set_64bit((unsigned long long *)(ptep), native_pte_val(pte));
69
}
70

71 72
static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
{
73
	set_64bit((unsigned long long *)(pmdp), native_pmd_val(pmd));
74
}
75

76 77
static inline void native_set_pud(pud_t *pudp, pud_t pud)
{
78
	set_64bit((unsigned long long *)(pudp), native_pud_val(pud));
79
}
L
Linus Torvalds 已提交
80

81 82 83 84 85
/*
 * For PTEs and PDEs, we must clear the P-bit first when clearing a page table
 * entry, so clear the bottom half first and enforce ordering with a compiler
 * barrier.
 */
86 87
static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
				    pte_t *ptep)
88 89 90 91 92 93
{
	ptep->pte_low = 0;
	smp_wmb();
	ptep->pte_high = 0;
}

94
static inline void native_pmd_clear(pmd_t *pmd)
95 96 97 98 99 100
{
	u32 *tmp = (u32 *)pmd;
	*tmp = 0;
	smp_wmb();
	*(tmp + 1) = 0;
}
101

102 103
static inline void pud_clear(pud_t *pudp)
{
104 105
	unsigned long pgd;

106 107 108
	set_pud(pudp, __pud(0));

	/*
109 110 111 112
	 * According to Intel App note "TLBs, Paging-Structure Caches,
	 * and Their Invalidation", April 2007, document 317080-001,
	 * section 8.1: in PAE mode we explicitly have to flush the
	 * TLB via cr3 if the top-level pgd is changed...
113
	 *
114 115
	 * Make sure the pud entry we're updating is within the
	 * current pgd to avoid unnecessary TLB flushes.
116
	 */
117
	pgd = read_cr3();
118 119
	if (__pa(pudp) >= pgd && __pa(pudp) <
	    (pgd + sizeof(pgd_t)*PTRS_PER_PGD))
120
		write_cr3(pgd);
121
}
122

123
#define pud_page(pud) ((struct page *) __va(pud_val(pud) & PTE_MASK))
124

125
#define pud_page_vaddr(pud) ((unsigned long) __va(pud_val(pud) & PTE_MASK))
126 127 128


/* Find an entry in the second-level page table.. */
129 130
#define pmd_offset(pud, address) ((pmd_t *)pud_page(*(pud)) +	\
				  pmd_index(address))
131

132
#ifdef CONFIG_SMP
133
static inline pte_t native_ptep_get_and_clear(pte_t *ptep)
L
Linus Torvalds 已提交
134 135 136 137 138 139 140 141 142 143
{
	pte_t res;

	/* xchg acts as a barrier before the setting of the high bits */
	res.pte_low = xchg(&ptep->pte_low, 0);
	res.pte_high = ptep->pte_high;
	ptep->pte_high = 0;

	return res;
}
144 145 146
#else
#define native_ptep_get_and_clear(xp) native_local_ptep_get_and_clear(xp)
#endif
L
Linus Torvalds 已提交
147

148
#define __HAVE_ARCH_PTE_SAME
L
Linus Torvalds 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162
static inline int pte_same(pte_t a, pte_t b)
{
	return a.pte_low == b.pte_low && a.pte_high == b.pte_high;
}

#define pte_page(x)	pfn_to_page(pte_pfn(x))

static inline int pte_none(pte_t pte)
{
	return !pte.pte_low && !pte.pte_high;
}

static inline unsigned long pte_pfn(pte_t pte)
{
163
	return (pte_val(pte) & PTE_MASK) >> PAGE_SHIFT;
L
Linus Torvalds 已提交
164 165 166 167 168 169 170
}

/*
 * Bits 0, 6 and 7 are taken in the low part of the pte,
 * put the 32 bits of offset into the high part.
 */
#define pte_to_pgoff(pte) ((pte).pte_high)
171 172
#define pgoff_to_pte(off)						\
	((pte_t) { { .pte_low = _PAGE_FILE, .pte_high = (off) } })
L
Linus Torvalds 已提交
173 174 175 176 177 178 179
#define PTE_FILE_MAX_BITS       32

/* Encode and de-code a swap entry */
#define __swp_type(x)			(((x).val) & 0x1f)
#define __swp_offset(x)			((x).val >> 5)
#define __swp_entry(type, offset)	((swp_entry_t){(type) | (offset) << 5})
#define __pte_to_swp_entry(pte)		((swp_entry_t){ (pte).pte_high })
180
#define __swp_entry_to_pte(x)		((pte_t){ { .pte_high = (x).val } })
L
Linus Torvalds 已提交
181

V
Vegard Nossum 已提交
182
#endif /* ASM_X86__PGTABLE_3LEVEL_H */