setup-res.c 11.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 *	drivers/pci/setup-res.c
 *
 * Extruded from code written by
 *      Dave Rusling (david.rusling@reo.mts.dec.com)
 *      David Mosberger (davidm@cs.arizona.edu)
 *	David Miller (davem@redhat.com)
 *
 * Support routines for initializing a PCI subsystem.
 */

/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */

/*
 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     Resource sorting
 */

#include <linux/kernel.h>
20
#include <linux/export.h>
L
Linus Torvalds 已提交
21 22 23 24 25 26 27
#include <linux/pci.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/cache.h>
#include <linux/slab.h>
#include "pci.h"

28
static void pci_std_update_resource(struct pci_dev *dev, int resno)
L
Linus Torvalds 已提交
29 30
{
	struct pci_bus_region region;
31 32
	bool disable;
	u16 cmd;
L
Linus Torvalds 已提交
33 34
	u32 new, check, mask;
	int reg;
35
	struct resource *res = dev->resource + resno;
L
Linus Torvalds 已提交
36

37 38
	/* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
	if (dev->is_virtfn)
W
Wei Yang 已提交
39 40
		return;

R
Ralf Baechle 已提交
41 42 43 44
	/*
	 * Ignore resources for unimplemented BARs and unused resource slots
	 * for 64 bit BARs.
	 */
45 46 47
	if (!res->flags)
		return;

48 49 50
	if (res->flags & IORESOURCE_UNSET)
		return;

R
Ralf Baechle 已提交
51 52 53
	/*
	 * Ignore non-moveable resources.  This might be legacy resources for
	 * which no functional BAR register exists or another important
54
	 * system resource we shouldn't move around.
R
Ralf Baechle 已提交
55 56 57 58
	 */
	if (res->flags & IORESOURCE_PCI_FIXED)
		return;

59
	pcibios_resource_to_bus(dev->bus, &region, res);
60
	new = region.start;
L
Linus Torvalds 已提交
61

62
	if (res->flags & IORESOURCE_IO) {
L
Linus Torvalds 已提交
63
		mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
64 65
		new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK;
	} else if (resno == PCI_ROM_RESOURCE) {
66
		mask = PCI_ROM_ADDRESS_MASK;
67
	} else {
L
Linus Torvalds 已提交
68
		mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
69 70
		new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
	}
L
Linus Torvalds 已提交
71

72 73 74
	if (resno < PCI_ROM_RESOURCE) {
		reg = PCI_BASE_ADDRESS_0 + 4 * resno;
	} else if (resno == PCI_ROM_RESOURCE) {
75 76 77 78 79 80

		/*
		 * Apparently some Matrox devices have ROM BARs that read
		 * as zero when disabled, so don't update ROM BARs unless
		 * they're enabled.  See https://lkml.org/lkml/2005/8/30/138.
		 */
81 82
		if (!(res->flags & IORESOURCE_ROM_ENABLE))
			return;
83 84

		reg = dev->rom_base_reg;
85
		new |= PCI_ROM_ADDRESS_ENABLE;
86 87
	} else
		return;
L
Linus Torvalds 已提交
88

89 90 91 92 93 94 95 96 97 98 99 100
	/*
	 * We can't update a 64-bit BAR atomically, so when possible,
	 * disable decoding so that a half-updated BAR won't conflict
	 * with another device.
	 */
	disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
	if (disable) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		pci_write_config_word(dev, PCI_COMMAND,
				      cmd & ~PCI_COMMAND_MEMORY);
	}

L
Linus Torvalds 已提交
101 102 103 104
	pci_write_config_dword(dev, reg, new);
	pci_read_config_dword(dev, reg, &check);

	if ((new ^ check) & mask) {
105 106
		dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
			resno, new, check);
L
Linus Torvalds 已提交
107 108
	}

109
	if (res->flags & IORESOURCE_MEM_64) {
110
		new = region.start >> 16 >> 16;
L
Linus Torvalds 已提交
111 112 113
		pci_write_config_dword(dev, reg + 4, new);
		pci_read_config_dword(dev, reg + 4, &check);
		if (check != new) {
114 115
			dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
				resno, new, check);
L
Linus Torvalds 已提交
116 117
		}
	}
118 119 120

	if (disable)
		pci_write_config_word(dev, PCI_COMMAND, cmd);
L
Linus Torvalds 已提交
121 122
}

123 124 125 126 127 128 129 130 131 132
void pci_update_resource(struct pci_dev *dev, int resno)
{
	if (resno <= PCI_ROM_RESOURCE)
		pci_std_update_resource(dev, resno);
#ifdef CONFIG_PCI_IOV
	else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
		pci_iov_update_resource(dev, resno);
#endif
}

133
int pci_claim_resource(struct pci_dev *dev, int resource)
L
Linus Torvalds 已提交
134 135
{
	struct resource *res = &dev->resource[resource];
136
	struct resource *root, *conflict;
L
Linus Torvalds 已提交
137

138 139 140 141 142 143
	if (res->flags & IORESOURCE_UNSET) {
		dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
			 resource, res);
		return -EINVAL;
	}

144 145 146 147 148 149 150 151
	/*
	 * If we have a shadow copy in RAM, the PCI device doesn't respond
	 * to the shadow range, so we don't need to claim it, and upstream
	 * bridges don't need to route the range to the device.
	 */
	if (res->flags & IORESOURCE_ROM_SHADOW)
		return 0;

M
Matthew Wilcox 已提交
152
	root = pci_find_parent_resource(dev, res);
153
	if (!root) {
154 155
		dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
			 resource, res);
156
		res->flags |= IORESOURCE_UNSET;
157
		return -EINVAL;
L
Linus Torvalds 已提交
158 159
	}

160 161
	conflict = request_resource_conflict(root, res);
	if (conflict) {
162 163
		dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
			 resource, res, conflict->name, conflict);
164
		res->flags |= IORESOURCE_UNSET;
165 166
		return -EBUSY;
	}
167

168
	return 0;
L
Linus Torvalds 已提交
169
}
170
EXPORT_SYMBOL(pci_claim_resource);
L
Linus Torvalds 已提交
171

172 173
void pci_disable_bridge_window(struct pci_dev *dev)
{
174
	dev_info(&dev->dev, "disabling bridge mem windows\n");
175 176 177 178 179 180 181 182 183

	/* MMIO Base/Limit */
	pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);

	/* Prefetchable MMIO Base/Limit */
	pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
	pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
	pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
}
184

185 186 187 188 189 190 191 192 193 194 195 196 197 198
/*
 * Generic function that returns a value indicating that the device's
 * original BIOS BAR address was not saved and so is not available for
 * reinstatement.
 *
 * Can be over-ridden by architecture specific code that implements
 * reinstatement functionality rather than leaving it disabled when
 * normal allocation attempts fail.
 */
resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
{
	return 0;
}

199
static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
200 201 202
		int resno, resource_size_t size)
{
	struct resource *root, *conflict;
203
	resource_size_t fw_addr, start, end;
204

205 206
	fw_addr = pcibios_retrieve_fw_addr(dev, resno);
	if (!fw_addr)
207
		return -ENOMEM;
208

209 210
	start = res->start;
	end = res->end;
211
	res->start = fw_addr;
212
	res->end = res->start + size - 1;
213
	res->flags &= ~IORESOURCE_UNSET;
214 215 216 217 218 219 220 221 222

	root = pci_find_parent_resource(dev, res);
	if (!root) {
		if (res->flags & IORESOURCE_IO)
			root = &ioport_resource;
		else
			root = &iomem_resource;
	}

223 224 225 226
	dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
		 resno, res);
	conflict = request_resource_conflict(root, res);
	if (conflict) {
227 228
		dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
			 resno, res, conflict->name, conflict);
229 230
		res->start = start;
		res->end = end;
231
		res->flags |= IORESOURCE_UNSET;
232
		return -EBUSY;
233
	}
234
	return 0;
235 236
}

237 238 239 240 241 242 243 244 245
static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
		int resno, resource_size_t size, resource_size_t align)
{
	struct resource *res = dev->resource + resno;
	resource_size_t min;
	int ret;

	min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;

246 247 248 249 250 251 252
	/*
	 * First, try exact prefetching match.  Even if a 64-bit
	 * prefetchable bridge window is below 4GB, we can't put a 32-bit
	 * prefetchable resource in it because pbus_size_mem() assumes a
	 * 64-bit window will contain no 32-bit resources.  If we assign
	 * things differently than they were sized, not everything will fit.
	 */
253
	ret = pci_bus_alloc_resource(bus, res, size, align, min,
254
				     IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
255
				     pcibios_align_resource, dev);
256 257
	if (ret == 0)
		return 0;
258

259 260 261 262
	/*
	 * If the prefetchable window is only 32 bits wide, we can put
	 * 64-bit prefetchable resources in it.
	 */
263
	if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
264 265 266
	     (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
		ret = pci_bus_alloc_resource(bus, res, size, align, min,
					     IORESOURCE_PREFETCH,
267
					     pcibios_align_resource, dev);
268 269
		if (ret == 0)
			return 0;
270
	}
271

272 273 274 275 276 277 278
	/*
	 * If we didn't find a better match, we can put any memory resource
	 * in a non-prefetchable window.  If this resource is 32 bits and
	 * non-prefetchable, the first call already tried the only possibility
	 * so we don't need to try again.
	 */
	if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
279 280
		ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
					     pcibios_align_resource, dev);
281

282 283 284
	return ret;
}

285 286
static int _pci_assign_resource(struct pci_dev *dev, int resno,
				resource_size_t size, resource_size_t min_align)
287 288 289
{
	struct pci_bus *bus;
	int ret;
290

291 292 293 294 295 296 297 298 299 300
	bus = dev->bus;
	while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
		if (!bus->parent || !bus->self->transparent)
			break;
		bus = bus->parent;
	}

	return ret;
}

301 302 303
int pci_assign_resource(struct pci_dev *dev, int resno)
{
	struct resource *res = dev->resource + resno;
304
	resource_size_t align, size;
305 306
	int ret;

307 308 309
	if (res->flags & IORESOURCE_PCI_FIXED)
		return 0;

310
	res->flags |= IORESOURCE_UNSET;
311
	align = pci_resource_alignment(dev, res);
312
	if (!align) {
313 314
		dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
			 resno, res);
315 316 317
		return -EINVAL;
	}

318 319
	size = resource_size(res);
	ret = _pci_assign_resource(dev, resno, size, align);
320

321 322 323 324 325
	/*
	 * If we failed to assign anything, let's try the address
	 * where firmware left it.  That at least has a chance of
	 * working, which is better than just leaving it disabled.
	 */
326 327
	if (ret < 0) {
		dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
328
		ret = pci_revert_fw_address(res, dev, resno, size);
329
	}
330

331 332 333
	if (ret < 0) {
		dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
			 res);
B
Bjorn Helgaas 已提交
334
		return ret;
335
	}
B
Bjorn Helgaas 已提交
336 337 338 339 340 341 342 343

	res->flags &= ~IORESOURCE_UNSET;
	res->flags &= ~IORESOURCE_STARTALIGN;
	dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
	if (resno < PCI_BRIDGE_RESOURCES)
		pci_update_resource(dev, resno);

	return 0;
344
}
345
EXPORT_SYMBOL(pci_assign_resource);
346

347 348 349 350
int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
			resource_size_t min_align)
{
	struct resource *res = dev->resource + resno;
351
	unsigned long flags;
352 353 354
	resource_size_t new_size;
	int ret;

355 356 357
	if (res->flags & IORESOURCE_PCI_FIXED)
		return 0;

358
	flags = res->flags;
359
	res->flags |= IORESOURCE_UNSET;
360
	if (!res->parent) {
361 362
		dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
			 resno, res);
363 364 365 366 367 368
		return -EINVAL;
	}

	/* already aligned with min_align */
	new_size = resource_size(res) + addsize;
	ret = _pci_assign_resource(dev, resno, new_size, min_align);
B
Bjorn Helgaas 已提交
369
	if (ret) {
370 371 372
		res->flags = flags;
		dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
			 resno, res, (unsigned long long) addsize);
B
Bjorn Helgaas 已提交
373
		return ret;
374
	}
375

B
Bjorn Helgaas 已提交
376 377
	res->flags &= ~IORESOURCE_UNSET;
	res->flags &= ~IORESOURCE_STARTALIGN;
378 379
	dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
		 resno, res, (unsigned long long) addsize);
B
Bjorn Helgaas 已提交
380 381 382 383
	if (resno < PCI_BRIDGE_RESOURCES)
		pci_update_resource(dev, resno);

	return 0;
384 385
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
int pci_enable_resources(struct pci_dev *dev, int mask)
{
	u16 cmd, old_cmd;
	int i;
	struct resource *r;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
	old_cmd = cmd;

	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
		if (!(mask & (1 << i)))
			continue;

		r = &dev->resource[i];

		if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
			continue;
		if ((i == PCI_ROM_RESOURCE) &&
				(!(r->flags & IORESOURCE_ROM_ENABLE)))
			continue;

407 408 409 410 411 412
		if (r->flags & IORESOURCE_UNSET) {
			dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
				i, r);
			return -EINVAL;
		}

413
		if (!r->parent) {
414 415
			dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
				i, r);
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
			return -EINVAL;
		}

		if (r->flags & IORESOURCE_IO)
			cmd |= PCI_COMMAND_IO;
		if (r->flags & IORESOURCE_MEM)
			cmd |= PCI_COMMAND_MEMORY;
	}

	if (cmd != old_cmd) {
		dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
			 old_cmd, cmd);
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	return 0;
}