aspm.c 36.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
S
Shaohua Li 已提交
2 3
/*
 * File:	drivers/pci/pcie/aspm.c
4
 * Enabling PCIe link L0s/L1 state and Clock Power Management
S
Shaohua Li 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2007 Intel
 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/pci_regs.h>
#include <linux/errno.h>
#include <linux/pm.h>
#include <linux/init.h>
#include <linux/slab.h>
20
#include <linux/jiffies.h>
21
#include <linux/delay.h>
S
Shaohua Li 已提交
22 23 24 25 26 27 28 29
#include <linux/pci-aspm.h>
#include "../pci.h"

#ifdef MODULE_PARAM_PREFIX
#undef MODULE_PARAM_PREFIX
#endif
#define MODULE_PARAM_PREFIX "pcie_aspm."

30 31 32 33
/* Note: those are not register definitions */
#define ASPM_STATE_L0S_UP	(1)	/* Upstream direction L0s state */
#define ASPM_STATE_L0S_DW	(2)	/* Downstream direction L0s state */
#define ASPM_STATE_L1		(4)	/* L1 state */
34 35 36 37 38 39 40 41
#define ASPM_STATE_L1_1		(8)	/* ASPM L1.1 state */
#define ASPM_STATE_L1_2		(0x10)	/* ASPM L1.2 state */
#define ASPM_STATE_L1_1_PCIPM	(0x20)	/* PCI PM L1.1 state */
#define ASPM_STATE_L1_2_PCIPM	(0x40)	/* PCI PM L1.2 state */
#define ASPM_STATE_L1_SS_PCIPM	(ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1_2_PCIPM)
#define ASPM_STATE_L1_2_MASK	(ASPM_STATE_L1_2 | ASPM_STATE_L1_2_PCIPM)
#define ASPM_STATE_L1SS		(ASPM_STATE_L1_1 | ASPM_STATE_L1_1_PCIPM |\
				 ASPM_STATE_L1_2_MASK)
42
#define ASPM_STATE_L0S		(ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
43 44
#define ASPM_STATE_ALL		(ASPM_STATE_L0S | ASPM_STATE_L1 |	\
				 ASPM_STATE_L1SS)
45

46 47 48 49 50 51 52 53 54 55 56
/*
 * When L1 substates are enabled, the LTR L1.2 threshold is a timing parameter
 * that decides whether L1.1 or L1.2 is entered (Refer PCIe spec for details).
 * Not sure is there is a way to "calculate" this on the fly, but maybe we
 * could turn it into a parameter in future.  This value has been taken from
 * the following files from Intel's coreboot (which is the only code I found
 * to have used this):
 * https://www.coreboot.org/pipermail/coreboot-gerrit/2015-March/021134.html
 * https://review.coreboot.org/#/c/8832/
 */
#define LTR_L1_2_THRESHOLD_BITS	((1 << 21) | (1 << 23) | (1 << 30))
57

58 59 60
struct aspm_latency {
	u32 l0s;			/* L0s latency (nsec) */
	u32 l1;				/* L1 latency (nsec) */
S
Shaohua Li 已提交
61 62 63
};

struct pcie_link_state {
64
	struct pci_dev *pdev;		/* Upstream component of the Link */
65
	struct pci_dev *downstream;	/* Downstream component, function 0 */
66
	struct pcie_link_state *root;	/* pointer to the root port link */
67 68 69 70
	struct pcie_link_state *parent;	/* pointer to the parent Link state */
	struct list_head sibling;	/* node in link_list */
	struct list_head children;	/* list of child link states */
	struct list_head link;		/* node in parent's children list */
S
Shaohua Li 已提交
71 72

	/* ASPM state */
73 74 75 76 77
	u32 aspm_support:7;		/* Supported ASPM state */
	u32 aspm_enabled:7;		/* Enabled ASPM state */
	u32 aspm_capable:7;		/* Capable ASPM state with latency */
	u32 aspm_default:7;		/* Default ASPM state by BIOS */
	u32 aspm_disable:7;		/* Disabled ASPM state */
78

79 80 81 82 83
	/* Clock PM state */
	u32 clkpm_capable:1;		/* Clock PM capable? */
	u32 clkpm_enabled:1;		/* Current Clock PM state */
	u32 clkpm_default:1;		/* Default Clock PM state by BIOS */

84 85 86
	/* Exit latencies */
	struct aspm_latency latency_up;	/* Upstream direction exit latency */
	struct aspm_latency latency_dw;	/* Downstream direction exit latency */
S
Shaohua Li 已提交
87
	/*
88 89
	 * Endpoint acceptable latencies. A pcie downstream port only
	 * has one slot under it, so at most there are 8 functions.
S
Shaohua Li 已提交
90
	 */
91
	struct aspm_latency acceptable[8];
92 93 94 95 96 97 98 99

	/* L1 PM Substate info */
	struct {
		u32 up_cap_ptr;		/* L1SS cap ptr in upstream dev */
		u32 dw_cap_ptr;		/* L1SS cap ptr in downstream dev */
		u32 ctl1;		/* value to be programmed in ctl1 */
		u32 ctl2;		/* value to be programmed in ctl2 */
	} l1ss;
S
Shaohua Li 已提交
100 101
};

M
Matthew Garrett 已提交
102
static int aspm_disabled, aspm_force;
103
static bool aspm_support_enabled = true;
S
Shaohua Li 已提交
104 105 106 107 108 109
static DEFINE_MUTEX(aspm_lock);
static LIST_HEAD(link_list);

#define POLICY_DEFAULT 0	/* BIOS default setting */
#define POLICY_PERFORMANCE 1	/* high performance */
#define POLICY_POWERSAVE 2	/* high power saving */
110
#define POLICY_POWER_SUPERSAVE 3 /* possibly even more power saving */
111 112 113 114 115

#ifdef CONFIG_PCIEASPM_PERFORMANCE
static int aspm_policy = POLICY_PERFORMANCE;
#elif defined CONFIG_PCIEASPM_POWERSAVE
static int aspm_policy = POLICY_POWERSAVE;
116 117
#elif defined CONFIG_PCIEASPM_POWER_SUPERSAVE
static int aspm_policy = POLICY_POWER_SUPERSAVE;
118
#else
S
Shaohua Li 已提交
119
static int aspm_policy;
120 121
#endif

S
Shaohua Li 已提交
122 123 124
static const char *policy_str[] = {
	[POLICY_DEFAULT] = "default",
	[POLICY_PERFORMANCE] = "performance",
125 126
	[POLICY_POWERSAVE] = "powersave",
	[POLICY_POWER_SUPERSAVE] = "powersupersave"
S
Shaohua Li 已提交
127 128
};

129 130
#define LINK_RETRAIN_TIMEOUT HZ

131
static int policy_to_aspm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
132 133 134 135 136 137 138
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
		/* Enable ASPM L0s/L1 */
139 140 141
		return (ASPM_STATE_L0S | ASPM_STATE_L1);
	case POLICY_POWER_SUPERSAVE:
		/* Enable Everything */
142
		return ASPM_STATE_ALL;
S
Shaohua Li 已提交
143
	case POLICY_DEFAULT:
144
		return link->aspm_default;
S
Shaohua Li 已提交
145 146 147 148
	}
	return 0;
}

149
static int policy_to_clkpm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
150 151 152 153 154 155
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
156 157
	case POLICY_POWER_SUPERSAVE:
		/* Enable Clock PM */
S
Shaohua Li 已提交
158 159
		return 1;
	case POLICY_DEFAULT:
160
		return link->clkpm_default;
S
Shaohua Li 已提交
161 162 163 164
	}
	return 0;
}

K
Kenji Kaneshige 已提交
165
static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
S
Shaohua Li 已提交
166
{
167 168
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
169
	u32 val = enable ? PCI_EXP_LNKCTL_CLKREQ_EN : 0;
S
Shaohua Li 已提交
170

171 172 173 174
	list_for_each_entry(child, &linkbus->devices, bus_list)
		pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_CLKREQ_EN,
						   val);
175
	link->clkpm_enabled = !!enable;
S
Shaohua Li 已提交
176 177
}

K
Kenji Kaneshige 已提交
178 179 180
static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
{
	/* Don't enable Clock PM if the link is not Clock PM capable */
181
	if (!link->clkpm_capable)
182
		enable = 0;
K
Kenji Kaneshige 已提交
183 184 185 186 187 188
	/* Need nothing if the specified equals to current state */
	if (link->clkpm_enabled == enable)
		return;
	pcie_set_clkpm_nocheck(link, enable);
}

189
static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
190
{
191
	int capable = 1, enabled = 1;
S
Shaohua Li 已提交
192 193
	u32 reg32;
	u16 reg16;
194 195
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
S
Shaohua Li 已提交
196 197

	/* All functions should have the same cap and state, take the worst */
198
	list_for_each_entry(child, &linkbus->devices, bus_list) {
199
		pcie_capability_read_dword(child, PCI_EXP_LNKCAP, &reg32);
S
Shaohua Li 已提交
200 201 202 203 204
		if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
			capable = 0;
			enabled = 0;
			break;
		}
205
		pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
S
Shaohua Li 已提交
206 207 208
		if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
			enabled = 0;
	}
209 210
	link->clkpm_enabled = enabled;
	link->clkpm_default = enabled;
211
	link->clkpm_capable = (blacklist) ? 0 : capable;
212 213
}

S
Shaohua Li 已提交
214 215 216 217 218
/*
 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
 *   could use common clock. If they are, configure them to use the
 *   common clock. That will reduce the ASPM state exit latency.
 */
219
static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
S
Shaohua Li 已提交
220
{
221
	int same_clock = 1;
222
	u16 reg16, parent_reg, child_reg[8];
223
	unsigned long start_jiffies;
224 225
	struct pci_dev *child, *parent = link->pdev;
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
226
	/*
227
	 * All functions of a slot should have the same Slot Clock
S
Shaohua Li 已提交
228
	 * Configuration, so just check one function
229 230
	 */
	child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
K
Kenji Kaneshige 已提交
231
	BUG_ON(!pci_is_pcie(child));
S
Shaohua Li 已提交
232 233

	/* Check downstream component if bit Slot Clock Configuration is 1 */
234
	pcie_capability_read_word(child, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
235 236 237 238
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Check upstream component if bit Slot Clock Configuration is 1 */
239
	pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
240 241 242 243
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Configure downstream component, all functions */
244
	list_for_each_entry(child, &linkbus->devices, bus_list) {
245
		pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
246
		child_reg[PCI_FUNC(child->devfn)] = reg16;
S
Shaohua Li 已提交
247 248 249 250
		if (same_clock)
			reg16 |= PCI_EXP_LNKCTL_CCC;
		else
			reg16 &= ~PCI_EXP_LNKCTL_CCC;
251
		pcie_capability_write_word(child, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
252 253 254
	}

	/* Configure upstream component */
255
	pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
256
	parent_reg = reg16;
S
Shaohua Li 已提交
257 258 259 260
	if (same_clock)
		reg16 |= PCI_EXP_LNKCTL_CCC;
	else
		reg16 &= ~PCI_EXP_LNKCTL_CCC;
261
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
262

263
	/* Retrain link */
S
Shaohua Li 已提交
264
	reg16 |= PCI_EXP_LNKCTL_RL;
265
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
266

267
	/* Wait for link training end. Break out after waiting for timeout */
268
	start_jiffies = jiffies;
269
	for (;;) {
270
		pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
271 272
		if (!(reg16 & PCI_EXP_LNKSTA_LT))
			break;
273 274 275
		if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
			break;
		msleep(1);
S
Shaohua Li 已提交
276
	}
277 278 279 280
	if (!(reg16 & PCI_EXP_LNKSTA_LT))
		return;

	/* Training failed. Restore common clock configurations */
281
	pci_err(parent, "ASPM: Could not configure common clock\n");
282 283 284 285
	list_for_each_entry(child, &linkbus->devices, bus_list)
		pcie_capability_write_word(child, PCI_EXP_LNKCTL,
					   child_reg[PCI_FUNC(child->devfn)]);
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, parent_reg);
S
Shaohua Li 已提交
286 287
}

288 289
/* Convert L0s latency encoding to ns */
static u32 calc_l0s_latency(u32 encoding)
S
Shaohua Li 已提交
290
{
291 292 293 294
	if (encoding == 0x7)
		return (5 * 1000);	/* > 4us */
	return (64 << encoding);
}
S
Shaohua Li 已提交
295

296 297 298 299 300 301
/* Convert L0s acceptable latency encoding to ns */
static u32 calc_l0s_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (64 << encoding);
S
Shaohua Li 已提交
302 303
}

304 305
/* Convert L1 latency encoding to ns */
static u32 calc_l1_latency(u32 encoding)
S
Shaohua Li 已提交
306
{
307 308 309 310
	if (encoding == 0x7)
		return (65 * 1000);	/* > 64us */
	return (1000 << encoding);
}
S
Shaohua Li 已提交
311

312 313 314 315 316 317
/* Convert L1 acceptable latency encoding to ns */
static u32 calc_l1_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (1000 << encoding);
S
Shaohua Li 已提交
318 319
}

320 321 322 323 324 325 326 327 328 329 330
/* Convert L1SS T_pwr encoding to usec */
static u32 calc_l1ss_pwron(struct pci_dev *pdev, u32 scale, u32 val)
{
	switch (scale) {
	case 0:
		return val * 2;
	case 1:
		return val * 10;
	case 2:
		return val * 100;
	}
331
	pci_err(pdev, "%s: Invalid T_PwrOn scale: %u\n", __func__, scale);
332 333 334
	return 0;
}

335 336 337 338 339
struct aspm_register_info {
	u32 support:2;
	u32 enabled:2;
	u32 latency_encoding_l0s;
	u32 latency_encoding_l1;
340 341 342 343 344 345

	/* L1 substates */
	u32 l1ss_cap_ptr;
	u32 l1ss_cap;
	u32 l1ss_ctl1;
	u32 l1ss_ctl2;
346 347 348 349
};

static void pcie_get_aspm_reg(struct pci_dev *pdev,
			      struct aspm_register_info *info)
S
Shaohua Li 已提交
350 351
{
	u16 reg16;
352
	u32 reg32;
S
Shaohua Li 已提交
353

354
	pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
355 356 357
	info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
	info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
	info->latency_encoding_l1  = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
358
	pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &reg16);
359
	info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375

	/* Read L1 PM substate capabilities */
	info->l1ss_cap = info->l1ss_ctl1 = info->l1ss_ctl2 = 0;
	info->l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
	if (!info->l1ss_cap_ptr)
		return;
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CAP,
			      &info->l1ss_cap);
	if (!(info->l1ss_cap & PCI_L1SS_CAP_L1_PM_SS)) {
		info->l1ss_cap = 0;
		return;
	}
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL1,
			      &info->l1ss_ctl1);
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL2,
			      &info->l1ss_ctl2);
S
Shaohua Li 已提交
376 377
}

378 379
static void pcie_aspm_check_latency(struct pci_dev *endpoint)
{
380
	u32 latency, l1_switch_latency = 0;
381 382 383 384 385 386 387 388 389 390 391 392
	struct aspm_latency *acceptable;
	struct pcie_link_state *link;

	/* Device not in D0 doesn't need latency check */
	if ((endpoint->current_state != PCI_D0) &&
	    (endpoint->current_state != PCI_UNKNOWN))
		return;

	link = endpoint->bus->self->link_state;
	acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];

	while (link) {
393 394 395 396 397 398 399 400 401
		/* Check upstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
		    (link->latency_up.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_UP;

		/* Check downstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
		    (link->latency_dw.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_DW;
402 403 404 405
		/*
		 * Check L1 latency.
		 * Every switch on the path to root complex need 1
		 * more microsecond for L1. Spec doesn't mention L0s.
406 407 408 409 410 411 412 413
		 *
		 * The exit latencies for L1 substates are not advertised
		 * by a device.  Since the spec also doesn't mention a way
		 * to determine max latencies introduced by enabling L1
		 * substates on the components, it is not clear how to do
		 * a L1 substate exit latency check.  We assume that the
		 * L1 exit latencies advertised by a device include L1
		 * substate latencies (and hence do not do any check).
414
		 */
415 416 417 418
		latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
		if ((link->aspm_capable & ASPM_STATE_L1) &&
		    (latency + l1_switch_latency > acceptable->l1))
			link->aspm_capable &= ~ASPM_STATE_L1;
419 420 421 422 423 424
		l1_switch_latency += 1000;

		link = link->parent;
	}
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438
/*
 * The L1 PM substate capability is only implemented in function 0 in a
 * multi function device.
 */
static struct pci_dev *pci_function_0(struct pci_bus *linkbus)
{
	struct pci_dev *child;

	list_for_each_entry(child, &linkbus->devices, bus_list)
		if (PCI_FUNC(child->devfn) == 0)
			return child;
	return NULL;
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452
/* Calculate L1.2 PM substate timing parameters */
static void aspm_calc_l1ss_info(struct pcie_link_state *link,
				struct aspm_register_info *upreg,
				struct aspm_register_info *dwreg)
{
	u32 val1, val2, scale1, scale2;

	link->l1ss.up_cap_ptr = upreg->l1ss_cap_ptr;
	link->l1ss.dw_cap_ptr = dwreg->l1ss_cap_ptr;
	link->l1ss.ctl1 = link->l1ss.ctl2 = 0;

	if (!(link->aspm_support & ASPM_STATE_L1_2_MASK))
		return;

453 454 455
	/* Choose the greater of the two Port Common_Mode_Restore_Times */
	val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
	val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
456 457 458 459
	if (val1 > val2)
		link->l1ss.ctl1 |= val1 << 8;
	else
		link->l1ss.ctl1 |= val2 << 8;
460

461 462 463 464 465 466
	/*
	 * We currently use LTR L1.2 threshold to be fixed constant picked from
	 * Intel's coreboot.
	 */
	link->l1ss.ctl1 |= LTR_L1_2_THRESHOLD_BITS;

467 468 469 470 471
	/* Choose the greater of the two Port T_POWER_ON times */
	val1   = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
	scale1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
	val2   = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
	scale2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
472 473 474 475 476 477 478 479

	if (calc_l1ss_pwron(link->pdev, scale1, val1) >
	    calc_l1ss_pwron(link->downstream, scale2, val2))
		link->l1ss.ctl2 |= scale1 | (val1 << 3);
	else
		link->l1ss.ctl2 |= scale2 | (val2 << 3);
}

480
static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
481
{
482
	struct pci_dev *child = link->downstream, *parent = link->pdev;
483
	struct pci_bus *linkbus = parent->subordinate;
484
	struct aspm_register_info upreg, dwreg;
S
Shaohua Li 已提交
485

486
	if (blacklist) {
487
		/* Set enabled/disable so that we will disable ASPM later */
488 489
		link->aspm_enabled = ASPM_STATE_ALL;
		link->aspm_disable = ASPM_STATE_ALL;
490 491 492
		return;
	}

493 494 495 496 497 498 499 500 501 502 503
	/* Get upstream/downstream components' register state */
	pcie_get_aspm_reg(parent, &upreg);
	pcie_get_aspm_reg(child, &dwreg);

	/*
	 * If ASPM not supported, don't mess with the clocks and link,
	 * bail out now.
	 */
	if (!(upreg.support & dwreg.support))
		return;

504 505 506
	/* Configure common clock before checking latencies */
	pcie_aspm_configure_common_clock(link);

507 508 509 510
	/*
	 * Re-read upstream/downstream components' register state
	 * after clock configuration
	 */
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	pcie_get_aspm_reg(parent, &upreg);
	pcie_get_aspm_reg(child, &dwreg);

	/*
	 * Setup L0s state
	 *
	 * Note that we must not enable L0s in either direction on a
	 * given link unless components on both sides of the link each
	 * support L0s.
	 */
	if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
		link->aspm_support |= ASPM_STATE_L0S;
	if (dwreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_UP;
	if (upreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_DW;
	link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
	link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);

	/* Setup L1 state */
	if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
		link->aspm_support |= ASPM_STATE_L1;
	if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
		link->aspm_enabled |= ASPM_STATE_L1;
	link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
	link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
537

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
	/* Setup L1 substate */
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_1)
		link->aspm_support |= ASPM_STATE_L1_1;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_2)
		link->aspm_support |= ASPM_STATE_L1_2;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_1)
		link->aspm_support |= ASPM_STATE_L1_1_PCIPM;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_2)
		link->aspm_support |= ASPM_STATE_L1_2_PCIPM;

	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_1)
		link->aspm_enabled |= ASPM_STATE_L1_1;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_2)
		link->aspm_enabled |= ASPM_STATE_L1_2;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_1)
		link->aspm_enabled |= ASPM_STATE_L1_1_PCIPM;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_2)
		link->aspm_enabled |= ASPM_STATE_L1_2_PCIPM;

557 558 559
	if (link->aspm_support & ASPM_STATE_L1SS)
		aspm_calc_l1ss_info(link, &upreg, &dwreg);

560 561
	/* Save default state */
	link->aspm_default = link->aspm_enabled;
562 563 564

	/* Setup initial capable state. Will be updated later */
	link->aspm_capable = link->aspm_support;
565 566 567 568 569
	/*
	 * If the downstream component has pci bridge function, don't
	 * do ASPM for now.
	 */
	list_for_each_entry(child, &linkbus->devices, bus_list) {
570
		if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
571
			link->aspm_disable = ASPM_STATE_ALL;
572 573 574
			break;
		}
	}
575

576
	/* Get and check endpoint acceptable latencies */
577
	list_for_each_entry(child, &linkbus->devices, bus_list) {
578
		u32 reg32, encoding;
579
		struct aspm_latency *acceptable =
580
			&link->acceptable[PCI_FUNC(child->devfn)];
S
Shaohua Li 已提交
581

582 583
		if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
		    pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
S
Shaohua Li 已提交
584 585
			continue;

586
		pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
587
		/* Calculate endpoint L0s acceptable latency */
588 589
		encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
		acceptable->l0s = calc_l0s_acceptable(encoding);
590 591 592 593 594
		/* Calculate endpoint L1 acceptable latency */
		encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
		acceptable->l1 = calc_l1_acceptable(encoding);

		pcie_aspm_check_latency(child);
S
Shaohua Li 已提交
595 596 597
	}
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
static void pci_clear_and_set_dword(struct pci_dev *pdev, int pos,
				    u32 clear, u32 set)
{
	u32 val;

	pci_read_config_dword(pdev, pos, &val);
	val &= ~clear;
	val |= set;
	pci_write_config_dword(pdev, pos, val);
}

/* Configure the ASPM L1 substates */
static void pcie_config_aspm_l1ss(struct pcie_link_state *link, u32 state)
{
	u32 val, enable_req;
	struct pci_dev *child = link->downstream, *parent = link->pdev;
	u32 up_cap_ptr = link->l1ss.up_cap_ptr;
	u32 dw_cap_ptr = link->l1ss.dw_cap_ptr;

	enable_req = (link->aspm_enabled ^ state) & state;

	/*
	 * Here are the rules specified in the PCIe spec for enabling L1SS:
	 * - When enabling L1.x, enable bit at parent first, then at child
	 * - When disabling L1.x, disable bit at child first, then at parent
	 * - When enabling ASPM L1.x, need to disable L1
	 *   (at child followed by parent).
	 * - The ASPM/PCIPM L1.2 must be disabled while programming timing
	 *   parameters
	 *
	 * To keep it simple, disable all L1SS bits first, and later enable
	 * what is needed.
	 */

	/* Disable all L1 substates */
	pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CTL1_L1SS_MASK, 0);
	pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CTL1_L1SS_MASK, 0);
	/*
	 * If needed, disable L1, and it gets enabled later
	 * in pcie_config_aspm_link().
	 */
	if (enable_req & (ASPM_STATE_L1_1 | ASPM_STATE_L1_2)) {
		pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_ASPM_L1, 0);
		pcie_capability_clear_and_set_word(parent, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_ASPM_L1, 0);
	}

	if (enable_req & ASPM_STATE_L1_2_MASK) {

650
		/* Program T_POWER_ON times in both ports */
651 652 653 654 655
		pci_write_config_dword(parent, up_cap_ptr + PCI_L1SS_CTL2,
				       link->l1ss.ctl2);
		pci_write_config_dword(child, dw_cap_ptr + PCI_L1SS_CTL2,
				       link->l1ss.ctl2);

656
		/* Program Common_Mode_Restore_Time in upstream device */
657
		pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
658 659
					PCI_L1SS_CTL1_CM_RESTORE_TIME,
					link->l1ss.ctl1);
660

661
		/* Program LTR_L1.2_THRESHOLD time in both ports */
662
		pci_clear_and_set_dword(parent,	up_cap_ptr + PCI_L1SS_CTL1,
663 664 665
					PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
					PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
					link->l1ss.ctl1);
666
		pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
667 668 669
					PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
					PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
					link->l1ss.ctl1);
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	}

	val = 0;
	if (state & ASPM_STATE_L1_1)
		val |= PCI_L1SS_CTL1_ASPM_L1_1;
	if (state & ASPM_STATE_L1_2)
		val |= PCI_L1SS_CTL1_ASPM_L1_2;
	if (state & ASPM_STATE_L1_1_PCIPM)
		val |= PCI_L1SS_CTL1_PCIPM_L1_1;
	if (state & ASPM_STATE_L1_2_PCIPM)
		val |= PCI_L1SS_CTL1_PCIPM_L1_2;

	/* Enable what we need to enable */
	pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CAP_L1_PM_SS, val);
	pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CAP_L1_PM_SS, val);
}

689
static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
S
Shaohua Li 已提交
690
{
691 692
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_LNKCTL,
					   PCI_EXP_LNKCTL_ASPMC, val);
S
Shaohua Li 已提交
693 694
}

695
static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
S
Shaohua Li 已提交
696
{
697
	u32 upstream = 0, dwstream = 0;
698
	struct pci_dev *child = link->downstream, *parent = link->pdev;
699
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
700

701
	/* Enable only the states that were not explicitly disabled */
702
	state &= (link->aspm_capable & ~link->aspm_disable);
703 704 705 706 707 708 709 710 711 712 713 714

	/* Can't enable any substates if L1 is not enabled */
	if (!(state & ASPM_STATE_L1))
		state &= ~ASPM_STATE_L1SS;

	/* Spec says both ports must be in D0 before enabling PCI PM substates*/
	if (parent->current_state != PCI_D0 || child->current_state != PCI_D0) {
		state &= ~ASPM_STATE_L1_SS_PCIPM;
		state |= (link->aspm_enabled & ASPM_STATE_L1_SS_PCIPM);
	}

	/* Nothing to do if the link is already in the requested state */
715 716
	if (link->aspm_enabled == state)
		return;
717 718
	/* Convert ASPM state to upstream/downstream ASPM register state */
	if (state & ASPM_STATE_L0S_UP)
719
		dwstream |= PCI_EXP_LNKCTL_ASPM_L0S;
720
	if (state & ASPM_STATE_L0S_DW)
721
		upstream |= PCI_EXP_LNKCTL_ASPM_L0S;
722
	if (state & ASPM_STATE_L1) {
723 724
		upstream |= PCI_EXP_LNKCTL_ASPM_L1;
		dwstream |= PCI_EXP_LNKCTL_ASPM_L1;
725
	}
726 727 728 729

	if (link->aspm_capable & ASPM_STATE_L1SS)
		pcie_config_aspm_l1ss(link, state);

S
Shaohua Li 已提交
730
	/*
731 732 733 734
	 * Spec 2.0 suggests all functions should be configured the
	 * same setting for ASPM. Enabling ASPM L1 should be done in
	 * upstream component first and then downstream, and vice
	 * versa for disabling ASPM L1. Spec doesn't mention L0S.
S
Shaohua Li 已提交
735
	 */
736 737
	if (state & ASPM_STATE_L1)
		pcie_config_aspm_dev(parent, upstream);
738
	list_for_each_entry(child, &linkbus->devices, bus_list)
739 740 741
		pcie_config_aspm_dev(child, dwstream);
	if (!(state & ASPM_STATE_L1))
		pcie_config_aspm_dev(parent, upstream);
S
Shaohua Li 已提交
742

743
	link->aspm_enabled = state;
S
Shaohua Li 已提交
744 745
}

746
static void pcie_config_aspm_path(struct pcie_link_state *link)
S
Shaohua Li 已提交
747
{
748 749 750
	while (link) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		link = link->parent;
751
	}
S
Shaohua Li 已提交
752 753
}

754
static void free_link_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
755
{
756 757
	link->pdev->link_state = NULL;
	kfree(link);
S
Shaohua Li 已提交
758 759
}

760 761
static int pcie_aspm_sanity_check(struct pci_dev *pdev)
{
762
	struct pci_dev *child;
763
	u32 reg32;
764

765
	/*
766
	 * Some functions in a slot might not all be PCIe functions,
767
	 * very strange. Disable ASPM for the whole slot
768
	 */
769
	list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
770
		if (!pci_is_pcie(child))
771
			return -EINVAL;
772 773 774 775 776 777 778 779 780 781

		/*
		 * If ASPM is disabled then we're not going to change
		 * the BIOS state. It's safe to continue even if it's a
		 * pre-1.1 device
		 */

		if (aspm_disabled)
			continue;

782 783 784 785
		/*
		 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
		 * RBER bit to determine if a function is 1.1 version device
		 */
786
		pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
S
Sitsofe Wheeler 已提交
787
		if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
788
			pci_info(child, "disabling ASPM on pre-1.1 PCIe device.  You can enable it with 'pcie_aspm=force'\n");
789 790
			return -EINVAL;
		}
791 792 793 794
	}
	return 0;
}

795
static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
796 797 798 799 800 801
{
	struct pcie_link_state *link;

	link = kzalloc(sizeof(*link), GFP_KERNEL);
	if (!link)
		return NULL;
802

803 804 805 806
	INIT_LIST_HEAD(&link->sibling);
	INIT_LIST_HEAD(&link->children);
	INIT_LIST_HEAD(&link->link);
	link->pdev = pdev;
807
	link->downstream = pci_function_0(pdev->subordinate);
808 809 810

	/*
	 * Root Ports and PCI/PCI-X to PCIe Bridges are roots of PCIe
811 812 813 814
	 * hierarchies.  Note that some PCIe host implementations omit
	 * the root ports entirely, in which case a downstream port on
	 * a switch may become the root of the link state chain for all
	 * its subordinate endpoints.
815 816
	 */
	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
817 818
	    pci_pcie_type(pdev) == PCI_EXP_TYPE_PCIE_BRIDGE ||
	    !pdev->bus->parent->self) {
819 820
		link->root = link;
	} else {
821
		struct pcie_link_state *parent;
822

823 824 825 826 827
		parent = pdev->bus->parent->self->link_state;
		if (!parent) {
			kfree(link);
			return NULL;
		}
828

829
		link->parent = parent;
830
		link->root = link->parent->root;
831 832
		list_add(&link->link, &parent->children);
	}
833

834 835 836 837 838
	list_add(&link->sibling, &link_list);
	pdev->link_state = link;
	return link;
}

S
Shaohua Li 已提交
839 840
/*
 * pcie_aspm_init_link_state: Initiate PCI express link state.
841
 * It is called after the pcie and its children devices are scanned.
S
Shaohua Li 已提交
842 843 844 845
 * @pdev: the root port or switch downstream port
 */
void pcie_aspm_init_link_state(struct pci_dev *pdev)
{
846
	struct pcie_link_state *link;
847
	int blacklist = !!pcie_aspm_sanity_check(pdev);
S
Shaohua Li 已提交
848

849 850 851
	if (!aspm_support_enabled)
		return;

852
	if (pdev->link_state)
S
Shaohua Li 已提交
853
		return;
854 855 856 857 858 859 860

	/*
	 * We allocate pcie_link_state for the component on the upstream
	 * end of a Link, so there's nothing to do unless this device has a
	 * Link on its secondary side.
	 */
	if (!pdev->has_secondary_link)
S
Shaohua Li 已提交
861
		return;
862

863
	/* VIA has a strange chipset, root port is under a bridge */
864
	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
865
	    pdev->bus->self)
866
		return;
867

S
Shaohua Li 已提交
868 869 870 871 872
	down_read(&pci_bus_sem);
	if (list_empty(&pdev->subordinate->devices))
		goto out;

	mutex_lock(&aspm_lock);
873
	link = alloc_pcie_link_state(pdev);
874 875 876
	if (!link)
		goto unlock;
	/*
877 878 879
	 * Setup initial ASPM state. Note that we need to configure
	 * upstream links also because capable state of them can be
	 * update through pcie_aspm_cap_init().
880
	 */
881
	pcie_aspm_cap_init(link, blacklist);
S
Shaohua Li 已提交
882

883
	/* Setup initial Clock PM state */
884
	pcie_clkpm_cap_init(link, blacklist);
885 886 887 888 889 890 891 892 893

	/*
	 * At this stage drivers haven't had an opportunity to change the
	 * link policy setting. Enabling ASPM on broken hardware can cripple
	 * it even before the driver has had a chance to disable ASPM, so
	 * default to a safe level right now. If we're enabling ASPM beyond
	 * the BIOS's expectation, we'll do so once pci_enable_device() is
	 * called.
	 */
894 895
	if (aspm_policy != POLICY_POWERSAVE &&
	    aspm_policy != POLICY_POWER_SUPERSAVE) {
896 897 898 899
		pcie_config_aspm_path(link);
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
	}

900
unlock:
S
Shaohua Li 已提交
901 902 903 904 905
	mutex_unlock(&aspm_lock);
out:
	up_read(&pci_bus_sem);
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
/* Recheck latencies and update aspm_capable for links under the root */
static void pcie_update_aspm_capable(struct pcie_link_state *root)
{
	struct pcie_link_state *link;
	BUG_ON(root->parent);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		link->aspm_capable = link->aspm_support;
	}
	list_for_each_entry(link, &link_list, sibling) {
		struct pci_dev *child;
		struct pci_bus *linkbus = link->pdev->subordinate;
		if (link->root != root)
			continue;
		list_for_each_entry(child, &linkbus->devices, bus_list) {
922 923
			if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
			    (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
924 925 926 927 928 929
				continue;
			pcie_aspm_check_latency(child);
		}
	}
}

S
Shaohua Li 已提交
930 931 932 933
/* @pdev: the endpoint device */
void pcie_aspm_exit_link_state(struct pci_dev *pdev)
{
	struct pci_dev *parent = pdev->bus->self;
934
	struct pcie_link_state *link, *root, *parent_link;
S
Shaohua Li 已提交
935

936
	if (!parent || !parent->link_state)
S
Shaohua Li 已提交
937
		return;
938

S
Shaohua Li 已提交
939 940 941 942
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	/*
	 * All PCIe functions are in one slot, remove one function will remove
943
	 * the whole slot, so just wait until we are the last function left.
S
Shaohua Li 已提交
944
	 */
945
	if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
S
Shaohua Li 已提交
946 947
		goto out;

948
	link = parent->link_state;
949
	root = link->root;
950
	parent_link = link->parent;
951

S
Shaohua Li 已提交
952
	/* All functions are removed, so just disable ASPM for the link */
953
	pcie_config_aspm_link(link, 0);
954 955
	list_del(&link->sibling);
	list_del(&link->link);
S
Shaohua Li 已提交
956
	/* Clock PM is for endpoint device */
957
	free_link_state(link);
958 959

	/* Recheck latencies and configure upstream links */
960 961 962 963
	if (parent_link) {
		pcie_update_aspm_capable(root);
		pcie_config_aspm_path(parent_link);
	}
S
Shaohua Li 已提交
964 965 966 967 968 969 970 971
out:
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

/* @pdev: the root port or switch downstream port */
void pcie_aspm_pm_state_change(struct pci_dev *pdev)
{
972
	struct pcie_link_state *link = pdev->link_state;
S
Shaohua Li 已提交
973

974
	if (aspm_disabled || !link)
S
Shaohua Li 已提交
975 976
		return;
	/*
977 978
	 * Devices changed PM state, we should recheck if latency
	 * meets all functions' requirement
S
Shaohua Li 已提交
979
	 */
980 981 982
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_update_aspm_capable(link->root);
983
	pcie_config_aspm_path(link);
984 985
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
S
Shaohua Li 已提交
986 987
}

988 989 990 991
void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
{
	struct pcie_link_state *link = pdev->link_state;

992
	if (aspm_disabled || !link)
993 994
		return;

995 996
	if (aspm_policy != POLICY_POWERSAVE &&
	    aspm_policy != POLICY_POWER_SUPERSAVE)
997 998 999 1000 1001 1002 1003 1004 1005 1006
		return;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_config_aspm_path(link);
	pcie_set_clkpm(link, policy_to_clkpm_state(link));
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

1007
static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
S
Shaohua Li 已提交
1008 1009
{
	struct pci_dev *parent = pdev->bus->self;
1010
	struct pcie_link_state *link;
S
Shaohua Li 已提交
1011

M
Matthew Garrett 已提交
1012
	if (!pci_is_pcie(pdev))
S
Shaohua Li 已提交
1013
		return;
M
Matthew Garrett 已提交
1014

1015
	if (pdev->has_secondary_link)
S
Shaohua Li 已提交
1016 1017 1018 1019
		parent = pdev;
	if (!parent || !parent->link_state)
		return;

1020 1021 1022 1023 1024 1025 1026 1027
	/*
	 * A driver requested that ASPM be disabled on this device, but
	 * if we don't have permission to manage ASPM (e.g., on ACPI
	 * systems we have to observe the FADT ACPI_FADT_NO_ASPM bit and
	 * the _OSC method), we can't honor that request.  Windows has
	 * a similar mechanism using "PciASPMOptOut", which is also
	 * ignored in this situation.
	 */
1028
	if (aspm_disabled) {
1029
		pci_warn(pdev, "can't disable ASPM; OS doesn't have ASPM control\n");
1030 1031 1032
		return;
	}

1033 1034
	if (sem)
		down_read(&pci_bus_sem);
S
Shaohua Li 已提交
1035
	mutex_lock(&aspm_lock);
1036
	link = parent->link_state;
1037 1038 1039 1040
	if (state & PCIE_LINK_STATE_L0S)
		link->aspm_disable |= ASPM_STATE_L0S;
	if (state & PCIE_LINK_STATE_L1)
		link->aspm_disable |= ASPM_STATE_L1;
1041 1042
	pcie_config_aspm_link(link, policy_to_aspm_state(link));

K
Kenji Kaneshige 已提交
1043
	if (state & PCIE_LINK_STATE_CLKPM) {
1044 1045
		link->clkpm_capable = 0;
		pcie_set_clkpm(link, 0);
K
Kenji Kaneshige 已提交
1046
	}
S
Shaohua Li 已提交
1047
	mutex_unlock(&aspm_lock);
1048 1049 1050 1051 1052 1053
	if (sem)
		up_read(&pci_bus_sem);
}

void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
{
1054
	__pci_disable_link_state(pdev, state, false);
1055 1056 1057
}
EXPORT_SYMBOL(pci_disable_link_state_locked);

1058 1059 1060 1061 1062 1063 1064 1065 1066
/**
 * pci_disable_link_state - Disable device's link state, so the link will
 * never enter specific states.  Note that if the BIOS didn't grant ASPM
 * control to the OS, this does nothing because we can't touch the LNKCTL
 * register.
 *
 * @pdev: PCI device
 * @state: ASPM link state to disable
 */
1067 1068
void pci_disable_link_state(struct pci_dev *pdev, int state)
{
1069
	__pci_disable_link_state(pdev, state, true);
S
Shaohua Li 已提交
1070 1071 1072
}
EXPORT_SYMBOL(pci_disable_link_state);

1073 1074
static int pcie_aspm_set_policy(const char *val,
				const struct kernel_param *kp)
S
Shaohua Li 已提交
1075 1076
{
	int i;
1077
	struct pcie_link_state *link;
S
Shaohua Li 已提交
1078

1079 1080
	if (aspm_disabled)
		return -EPERM;
S
Shaohua Li 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
			break;
	if (i >= ARRAY_SIZE(policy_str))
		return -EINVAL;
	if (i == aspm_policy)
		return 0;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	aspm_policy = i;
1092 1093 1094
	list_for_each_entry(link, &link_list, sibling) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
S
Shaohua Li 已提交
1095 1096 1097 1098 1099 1100
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return 0;
}

1101
static int pcie_aspm_get_policy(char *buffer, const struct kernel_param *kp)
S
Shaohua Li 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
{
	int i, cnt = 0;
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (i == aspm_policy)
			cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
		else
			cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
	return cnt;
}

module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
	NULL, 0644);

#ifdef CONFIG_PCIEASPM_DEBUG
static ssize_t link_state_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

1123
	return sprintf(buf, "%d\n", link_state->aspm_enabled);
S
Shaohua Li 已提交
1124 1125 1126 1127 1128 1129 1130
}

static ssize_t link_state_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
1131
	struct pci_dev *pdev = to_pci_dev(dev);
1132
	struct pcie_link_state *link, *root = pdev->link_state->root;
1133
	u32 state;
S
Shaohua Li 已提交
1134

1135 1136
	if (aspm_disabled)
		return -EPERM;
S
Shaohua Li 已提交
1137

1138 1139 1140 1141
	if (kstrtouint(buf, 10, &state))
		return -EINVAL;
	if ((state & ~ASPM_STATE_ALL) != 0)
		return -EINVAL;
1142

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		pcie_config_aspm_link(link, state);
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return n;
S
Shaohua Li 已提交
1153 1154 1155 1156 1157 1158 1159 1160 1161
}

static ssize_t clk_ctl_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

1162
	return sprintf(buf, "%d\n", link_state->clkpm_enabled);
S
Shaohua Li 已提交
1163 1164 1165 1166 1167 1168 1169
}

static ssize_t clk_ctl_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
K
Kenji Kaneshige 已提交
1170
	struct pci_dev *pdev = to_pci_dev(dev);
1171
	bool state;
S
Shaohua Li 已提交
1172

1173
	if (strtobool(buf, &state))
S
Shaohua Li 已提交
1174 1175 1176 1177
		return -EINVAL;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
1178
	pcie_set_clkpm_nocheck(pdev->link_state, state);
S
Shaohua Li 已提交
1179 1180 1181 1182 1183 1184
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);

	return n;
}

1185 1186
static DEVICE_ATTR_RW(link_state);
static DEVICE_ATTR_RW(clk_ctl);
S
Shaohua Li 已提交
1187 1188 1189 1190 1191 1192

static char power_group[] = "power";
void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

1193
	if (!link_state)
S
Shaohua Li 已提交
1194 1195
		return;

1196
	if (link_state->aspm_support)
S
Shaohua Li 已提交
1197 1198
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
1199
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
1200 1201 1202 1203 1204 1205 1206 1207
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}

void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

1208
	if (!link_state)
S
Shaohua Li 已提交
1209 1210
		return;

1211
	if (link_state->aspm_support)
S
Shaohua Li 已提交
1212 1213
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
1214
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
1215 1216 1217 1218 1219 1220 1221
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}
#endif

static int __init pcie_aspm_disable(char *str)
{
1222
	if (!strcmp(str, "off")) {
M
Matthew Garrett 已提交
1223
		aspm_policy = POLICY_DEFAULT;
1224
		aspm_disabled = 1;
1225
		aspm_support_enabled = false;
1226 1227 1228
		printk(KERN_INFO "PCIe ASPM is disabled\n");
	} else if (!strcmp(str, "force")) {
		aspm_force = 1;
M
Michael Witten 已提交
1229
		printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
1230
	}
S
Shaohua Li 已提交
1231 1232 1233
	return 1;
}

1234
__setup("pcie_aspm=", pcie_aspm_disable);
S
Shaohua Li 已提交
1235

1236 1237
void pcie_no_aspm(void)
{
M
Matthew Garrett 已提交
1238 1239 1240 1241 1242 1243 1244 1245
	/*
	 * Disabling ASPM is intended to prevent the kernel from modifying
	 * existing hardware state, not to clear existing state. To that end:
	 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
	 * (b) prevent userspace from changing policy
	 */
	if (!aspm_force) {
		aspm_policy = POLICY_DEFAULT;
1246
		aspm_disabled = 1;
M
Matthew Garrett 已提交
1247
	}
1248 1249
}

1250 1251 1252 1253 1254
bool pcie_aspm_support_enabled(void)
{
	return aspm_support_enabled;
}
EXPORT_SYMBOL(pcie_aspm_support_enabled);