fuse.c 4.1 KB
Newer Older
1 2 3 4
/*
 * arch/arm/mach-tegra/fuse.c
 *
 * Copyright (C) 2010 Google, Inc.
5
 * Copyright (c) 2013, NVIDIA CORPORATION.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 *
 * Author:
 *	Colin Cross <ccross@android.com>
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/io.h>
23
#include <linux/export.h>
24
#include <linux/tegra-soc.h>
25 26

#include "fuse.h"
27
#include "iomap.h"
28
#include "apbio.h"
29 30 31 32

#define FUSE_UID_LOW		0x108
#define FUSE_UID_HIGH		0x10c
#define FUSE_SKU_INFO		0x110
33 34

#define TEGRA20_FUSE_SPARE_BIT		0x200
35
#define TEGRA30_FUSE_SPARE_BIT		0x244
36

37 38 39
int tegra_sku_id;
int tegra_cpu_process_id;
int tegra_core_process_id;
40
int tegra_chip_id;
41
int tegra_cpu_speedo_id;		/* only exist in Tegra30 and later */
42
int tegra_soc_speedo_id;
43 44
enum tegra_revision tegra_revision;

45
static int tegra_fuse_spare_bit;
46
static void (*tegra_init_speedo_data)(void);
47

48 49 50 51 52 53 54 55 56 57 58
/* The BCT to use at boot is specified by board straps that can be read
 * through a APB misc register and decoded. 2 bits, i.e. 4 possible BCTs.
 */
int tegra_bct_strapping;

#define STRAP_OPT 0x008
#define GMI_AD0 (1 << 4)
#define GMI_AD1 (1 << 5)
#define RAM_ID_MASK (GMI_AD0 | GMI_AD1)
#define RAM_CODE_SHIFT 4

59 60 61 62 63 64 65 66 67
static const char *tegra_revision_name[TEGRA_REVISION_MAX] = {
	[TEGRA_REVISION_UNKNOWN] = "unknown",
	[TEGRA_REVISION_A01]     = "A01",
	[TEGRA_REVISION_A02]     = "A02",
	[TEGRA_REVISION_A03]     = "A03",
	[TEGRA_REVISION_A03p]    = "A03 prime",
	[TEGRA_REVISION_A04]     = "A04",
};

68
u32 tegra_fuse_readl(unsigned long offset)
69
{
70
	return tegra_apb_readl(TEGRA_FUSE_BASE + offset);
71 72
}

73
bool tegra_spare_fuse(int bit)
74
{
75
	return tegra_fuse_readl(tegra_fuse_spare_bit + bit * 4);
76 77
}

78
static enum tegra_revision tegra_get_revision(u32 id)
79
{
80 81 82 83 84 85 86 87
	u32 minor_rev = (id >> 16) & 0xf;

	switch (minor_rev) {
	case 1:
		return TEGRA_REVISION_A01;
	case 2:
		return TEGRA_REVISION_A02;
	case 3:
88
		if (tegra_chip_id == TEGRA20 &&
89
			(tegra_spare_fuse(18) || tegra_spare_fuse(19)))
90 91 92 93 94 95 96 97
			return TEGRA_REVISION_A03p;
		else
			return TEGRA_REVISION_A03;
	case 4:
		return TEGRA_REVISION_A04;
	default:
		return TEGRA_REVISION_UNKNOWN;
	}
98 99
}

100 101 102 103 104 105 106 107 108 109
static void tegra_get_process_id(void)
{
	u32 reg;

	reg = tegra_fuse_readl(tegra_fuse_spare_bit);
	tegra_cpu_process_id = (reg >> 6) & 3;
	reg = tegra_fuse_readl(tegra_fuse_spare_bit);
	tegra_core_process_id = (reg >> 12) & 3;
}

110 111 112 113 114
u32 tegra_read_chipid(void)
{
	return readl_relaxed(IO_ADDRESS(TEGRA_APB_MISC_BASE) + 0x804);
}

115 116
void tegra_init_fuse(void)
{
117 118
	u32 id;

119
	u32 reg = readl(IO_ADDRESS(TEGRA_CLK_RESET_BASE + 0x48));
120
	reg |= 1 << 28;
121
	writel(reg, IO_ADDRESS(TEGRA_CLK_RESET_BASE + 0x48));
122

123 124 125
	reg = tegra_fuse_readl(FUSE_SKU_INFO);
	tegra_sku_id = reg & 0xFF;

126 127 128
	reg = tegra_apb_readl(TEGRA_APB_MISC_BASE + STRAP_OPT);
	tegra_bct_strapping = (reg & RAM_ID_MASK) >> RAM_CODE_SHIFT;

129
	id = tegra_read_chipid();
130 131
	tegra_chip_id = (id >> 8) & 0xff;

132 133
	switch (tegra_chip_id) {
	case TEGRA20:
134
		tegra_fuse_spare_bit = TEGRA20_FUSE_SPARE_BIT;
135 136
		tegra_init_speedo_data = &tegra20_init_speedo_data;
		break;
137 138 139 140
	case TEGRA30:
		tegra_fuse_spare_bit = TEGRA30_FUSE_SPARE_BIT;
		tegra_init_speedo_data = &tegra30_init_speedo_data;
		break;
141 142 143
	case TEGRA114:
		tegra_init_speedo_data = &tegra114_init_speedo_data;
		break;
144
	default:
145 146
		pr_warn("Tegra: unknown chip id %d\n", tegra_chip_id);
		tegra_fuse_spare_bit = TEGRA20_FUSE_SPARE_BIT;
147 148 149
		tegra_init_speedo_data = &tegra_get_process_id;
	}

150
	tegra_revision = tegra_get_revision(id);
151
	tegra_init_speedo_data();
152 153

	pr_info("Tegra Revision: %s SKU: %d CPU Process: %d Core Process: %d\n",
154
		tegra_revision_name[tegra_revision],
155 156
		tegra_sku_id, tegra_cpu_process_id,
		tegra_core_process_id);
157 158 159 160 161 162
}

unsigned long long tegra_chip_uid(void)
{
	unsigned long long lo, hi;

163 164
	lo = tegra_fuse_readl(FUSE_UID_LOW);
	hi = tegra_fuse_readl(FUSE_UID_HIGH);
165 166
	return (hi << 32ull) | lo;
}
167
EXPORT_SYMBOL(tegra_chip_uid);