sh_mipi_dsi.c 16.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Renesas SH-mobile MIPI DSI support
 *
 * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
 *
 * This is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 */

11
#include <linux/bitmap.h>
12 13 14 15 16
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/platform_device.h>
17
#include <linux/pm_runtime.h>
18 19 20
#include <linux/slab.h>
#include <linux/string.h>
#include <linux/types.h>
21
#include <linux/module.h>
22 23 24 25 26

#include <video/mipi_display.h>
#include <video/sh_mipi_dsi.h>
#include <video/sh_mobile_lcdc.h>

27 28
#include "sh_mobile_lcdcfb.h"

29 30 31 32 33 34 35 36 37 38 39 40 41
#define SYSCTRL		0x0000
#define SYSCONF		0x0004
#define TIMSET		0x0008
#define RESREQSET0	0x0018
#define RESREQSET1	0x001c
#define HSTTOVSET	0x0020
#define LPRTOVSET	0x0024
#define TATOVSET	0x0028
#define PRTOVSET	0x002c
#define DSICTRL		0x0030
#define DSIINTE		0x0060
#define PHYCTRL		0x0070

42 43 44 45 46
/* relative to linkbase */
#define DTCTR		0x0000
#define VMCTR1		0x0020
#define VMCTR2		0x0024
#define VMLEN1		0x0028
47
#define VMLEN2		0x002c
48 49
#define CMTSRTREQ	0x0070
#define CMTSRTCTR	0x00d0
50 51 52 53 54

/* E.g., sh7372 has 2 MIPI-DSIs - one for each LCDC */
#define MAX_SH_MIPI_DSI 2

struct sh_mipi {
55 56
	struct sh_mobile_lcdc_entity entity;

57
	void __iomem	*base;
58
	void __iomem	*linkbase;
59
	struct clk	*dsit_clk;
60
	struct platform_device *pdev;
61 62 63 64

	void	*next_board_data;
	void	(*next_display_on)(void *board_data, struct fb_info *info);
	void	(*next_display_off)(void *board_data);
65 66
};

67 68
#define to_sh_mipi(e)	container_of(e, struct sh_mipi, entity)

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
static struct sh_mipi *mipi_dsi[MAX_SH_MIPI_DSI];

/* Protect the above array */
static DEFINE_MUTEX(array_lock);

static struct sh_mipi *sh_mipi_by_handle(int handle)
{
	if (handle >= ARRAY_SIZE(mipi_dsi) || handle < 0)
		return NULL;

	return mipi_dsi[handle];
}

static int sh_mipi_send_short(struct sh_mipi *mipi, u8 dsi_cmd,
			      u8 cmd, u8 param)
{
	u32 data = (dsi_cmd << 24) | (cmd << 16) | (param << 8);
	int cnt = 100;

	/* transmit a short packet to LCD panel */
89 90
	iowrite32(1 | data, mipi->linkbase + CMTSRTCTR);
	iowrite32(1, mipi->linkbase + CMTSRTREQ);
91

92
	while ((ioread32(mipi->linkbase + CMTSRTREQ) & 1) && --cnt)
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
		udelay(1);

	return cnt ? 0 : -ETIMEDOUT;
}

#define LCD_CHAN2MIPI(c) ((c) < LCDC_CHAN_MAINLCD || (c) > LCDC_CHAN_SUBLCD ? \
				-EINVAL : (c) - 1)

static int sh_mipi_dcs(int handle, u8 cmd)
{
	struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
	if (!mipi)
		return -ENODEV;
	return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE, cmd, 0);
}

static int sh_mipi_dcs_param(int handle, u8 cmd, u8 param)
{
	struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
	if (!mipi)
		return -ENODEV;
	return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE_PARAM, cmd,
				  param);
}

static void sh_mipi_dsi_enable(struct sh_mipi *mipi, bool enable)
{
	/*
	 * enable LCDC data tx, transition to LPS after completion of each HS
	 * packet
	 */
124
	iowrite32(0x00000002 | enable, mipi->linkbase + DTCTR);
125 126 127 128
}

static void sh_mipi_shutdown(struct platform_device *pdev)
{
129
	struct sh_mipi *mipi = to_sh_mipi(platform_get_drvdata(pdev));
130 131 132 133 134 135 136 137 138

	sh_mipi_dsi_enable(mipi, false);
}

static int __init sh_mipi_setup(struct sh_mipi *mipi,
				struct sh_mipi_dsi_info *pdata)
{
	void __iomem *base = mipi->base;
	struct sh_mobile_lcdc_chan_cfg *ch = pdata->lcd_chan;
139
	u32 pctype, datatype, pixfmt, linelength, vmctr2;
140
	u32 tmp, top, bottom, delay, div;
141
	bool yuv;
142
	int bpp;
143

144 145 146 147 148
	/*
	 * Select data format. MIPI DSI is not hot-pluggable, so, we just use
	 * the default videomode. If this ever becomes a problem, We'll have to
	 * move this to mipi_display_on() above and use info->var.xres
	 */
149 150 151 152 153
	switch (pdata->data_format) {
	case MIPI_RGB888:
		pctype = 0;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
		pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
154
		linelength = ch->lcd_cfg[0].xres * 3;
155 156 157 158 159 160
		yuv = false;
		break;
	case MIPI_RGB565:
		pctype = 1;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
		pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
161
		linelength = ch->lcd_cfg[0].xres * 2;
162 163 164 165 166 167
		yuv = false;
		break;
	case MIPI_RGB666_LP:
		pctype = 2;
		datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
		pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
168
		linelength = ch->lcd_cfg[0].xres * 3;
169 170 171 172 173 174
		yuv = false;
		break;
	case MIPI_RGB666:
		pctype = 3;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
		pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
175
		linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
176 177 178 179 180 181
		yuv = false;
		break;
	case MIPI_BGR888:
		pctype = 8;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
		pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
182
		linelength = ch->lcd_cfg[0].xres * 3;
183 184 185 186 187 188
		yuv = false;
		break;
	case MIPI_BGR565:
		pctype = 9;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
		pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
189
		linelength = ch->lcd_cfg[0].xres * 2;
190 191 192 193 194 195
		yuv = false;
		break;
	case MIPI_BGR666_LP:
		pctype = 0xa;
		datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
		pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
196
		linelength = ch->lcd_cfg[0].xres * 3;
197 198 199 200 201 202
		yuv = false;
		break;
	case MIPI_BGR666:
		pctype = 0xb;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
		pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
203
		linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
204 205 206 207 208 209
		yuv = false;
		break;
	case MIPI_YUYV:
		pctype = 4;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
		pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
210
		linelength = ch->lcd_cfg[0].xres * 2;
211 212 213 214 215 216
		yuv = true;
		break;
	case MIPI_UYVY:
		pctype = 5;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
		pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
217
		linelength = ch->lcd_cfg[0].xres * 2;
218 219 220 221 222 223
		yuv = true;
		break;
	case MIPI_YUV420_L:
		pctype = 6;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
		pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
224
		linelength = (ch->lcd_cfg[0].xres * 12 + 7) / 8;
225 226 227 228 229 230 231
		yuv = true;
		break;
	case MIPI_YUV420:
		pctype = 7;
		datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
		pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
		/* Length of U/V line */
232
		linelength = (ch->lcd_cfg[0].xres + 1) / 2;
233 234 235 236 237 238 239 240 241 242
		yuv = true;
		break;
	default:
		return -EINVAL;
	}

	if ((yuv && ch->interface_type != YUV422) ||
	    (!yuv && ch->interface_type != RGB24))
		return -EINVAL;

243 244 245
	if (!pdata->lane)
		return -EINVAL;

246
	/* reset DSI link */
247
	iowrite32(0x00000001, base + SYSCTRL);
248 249
	/* Hold reset for 100 cycles of the slowest of bus, HS byte and LP clock */
	udelay(50);
250
	iowrite32(0x00000000, base + SYSCTRL);
251 252 253 254 255 256 257 258 259 260

	/* setup DSI link */

	/*
	 * T_wakeup = 0x7000
	 * T_hs-trail = 3
	 * T_hs-prepare = 3
	 * T_clk-trail = 3
	 * T_clk-prepare = 2
	 */
261
	iowrite32(0x70003332, base + TIMSET);
262
	/* no responses requested */
263
	iowrite32(0x00000000, base + RESREQSET0);
264
	/* request response to packets of type 0x28 */
265
	iowrite32(0x00000100, base + RESREQSET1);
266
	/* High-speed transmission timeout, default 0xffffffff */
267
	iowrite32(0x0fffffff, base + HSTTOVSET);
268
	/* LP reception timeout, default 0xffffffff */
269
	iowrite32(0x0fffffff, base + LPRTOVSET);
270
	/* Turn-around timeout, default 0xffffffff */
271
	iowrite32(0x0fffffff, base + TATOVSET);
272
	/* Peripheral reset timeout, default 0xffffffff */
273
	iowrite32(0x0fffffff, base + PRTOVSET);
274 275 276
	/* Interrupts not used, disable all */
	iowrite32(0, base + DSIINTE);
	/* DSI-Tx bias on */
277
	iowrite32(0x00000001, base + PHYCTRL);
278
	udelay(200);
279 280
	/* Deassert resets, power on */
	iowrite32(0x03070001, base + PHYCTRL);
281

282 283 284 285 286 287 288 289 290 291 292
	/*
	 * Default = ULPS enable |
	 *	Contention detection enabled |
	 *	EoT packet transmission enable |
	 *	CRC check enable |
	 *	ECC check enable
	 */
	bitmap_fill((unsigned long *)&tmp, pdata->lane);
	tmp |= 0x00003700;
	iowrite32(tmp, base + SYSCONF);

293 294 295 296 297 298
	/* setup l-bridge */

	/*
	 * Enable transmission of all packets,
	 * transmit LPS after each HS packet completion
	 */
299
	iowrite32(0x00000006, mipi->linkbase + DTCTR);
300
	/* VSYNC width = 2 (<< 17) */
301 302
	iowrite32((ch->lcd_cfg[0].vsync_len << pdata->vsynw_offset) |
		  (pdata->clksrc << 16) | (pctype << 12) | datatype,
303
		  mipi->linkbase + VMCTR1);
304

305 306 307 308
	/*
	 * Non-burst mode with sync pulses: VSE and HSE are output,
	 * HSA period allowed, no commands in LP
	 */
309 310 311 312 313 314 315
	vmctr2 = 0;
	if (pdata->flags & SH_MIPI_DSI_VSEE)
		vmctr2 |= 1 << 23;
	if (pdata->flags & SH_MIPI_DSI_HSEE)
		vmctr2 |= 1 << 22;
	if (pdata->flags & SH_MIPI_DSI_HSAE)
		vmctr2 |= 1 << 21;
316 317
	if (pdata->flags & SH_MIPI_DSI_BL2E)
		vmctr2 |= 1 << 17;
318
	if (pdata->flags & SH_MIPI_DSI_HSABM)
319
		vmctr2 |= 1 << 5;
320
	if (pdata->flags & SH_MIPI_DSI_HBPBM)
321
		vmctr2 |= 1 << 4;
322 323
	if (pdata->flags & SH_MIPI_DSI_HFPBM)
		vmctr2 |= 1 << 3;
324 325
	iowrite32(vmctr2, mipi->linkbase + VMCTR2);

326
	/*
327 328 329 330
	 * VMLEN1 = RGBLEN | HSALEN
	 *
	 * see
	 *  Video mode - Blanking Packet setting
331
	 */
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	top = linelength << 16; /* RGBLEN */
	bottom = 0x00000001;
	if (pdata->flags & SH_MIPI_DSI_HSABM) /* HSALEN */
		bottom = (pdata->lane * ch->lcd_cfg[0].hsync_len) - 10;
	iowrite32(top | bottom , mipi->linkbase + VMLEN1);

	/*
	 * VMLEN2 = HBPLEN | HFPLEN
	 *
	 * see
	 *  Video mode - Blanking Packet setting
	 */
	top	= 0x00010000;
	bottom	= 0x00000001;
	delay	= 0;

348 349 350 351 352 353
	div = 1;	/* HSbyteCLK is calculation base
			 * HS4divCLK = HSbyteCLK/2
			 * HS6divCLK is not supported for now */
	if (pdata->flags & SH_MIPI_DSI_HS4divCLK)
		div = 2;

354 355
	if (pdata->flags & SH_MIPI_DSI_HFPBM) {	/* HBPLEN */
		top = ch->lcd_cfg[0].hsync_len + ch->lcd_cfg[0].left_margin;
356
		top = ((pdata->lane * top / div) - 10) << 16;
357 358 359
	}
	if (pdata->flags & SH_MIPI_DSI_HBPBM) { /* HFPLEN */
		bottom = ch->lcd_cfg[0].right_margin;
360
		bottom = (pdata->lane * bottom / div) - 12;
361 362 363
	}

	bpp = linelength / ch->lcd_cfg[0].xres; /* byte / pixel */
364
	if ((pdata->lane / div) > bpp) {
365 366 367 368 369 370
		tmp = ch->lcd_cfg[0].xres / bpp; /* output cycle */
		tmp = ch->lcd_cfg[0].xres - tmp; /* (input - output) cycle */
		delay = (pdata->lane * tmp);
	}

	iowrite32(top | (bottom + delay) , mipi->linkbase + VMLEN2);
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394

	msleep(5);

	/* setup LCD panel */

	/* cf. drivers/video/omap/lcd_mipid.c */
	sh_mipi_dcs(ch->chan, MIPI_DCS_EXIT_SLEEP_MODE);
	msleep(120);
	/*
	 * [7] - Page Address Mode
	 * [6] - Column Address Mode
	 * [5] - Page / Column Address Mode
	 * [4] - Display Device Line Refresh Order
	 * [3] - RGB/BGR Order
	 * [2] - Display Data Latch Data Order
	 * [1] - Flip Horizontal
	 * [0] - Flip Vertical
	 */
	sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
	/* cf. set_data_lines() */
	sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_PIXEL_FORMAT,
			  pixfmt << 4);
	sh_mipi_dcs(ch->chan, MIPI_DCS_SET_DISPLAY_ON);

395 396 397
	/* Enable timeout counters */
	iowrite32(0x00000f00, base + DSICTRL);

398 399 400
	return 0;
}

401 402
static int __mipi_display_on(struct sh_mobile_lcdc_entity *entity,
			     struct fb_info *info)
403
{
404
	struct sh_mipi *mipi = to_sh_mipi(entity);
405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
	struct sh_mipi_dsi_info *pdata = mipi->pdev->dev.platform_data;
	int ret;

	pm_runtime_get_sync(&mipi->pdev->dev);

	ret = pdata->set_dot_clock(mipi->pdev, mipi->base, 1);
	if (ret < 0)
		goto mipi_display_on_fail1;

	ret = sh_mipi_setup(mipi, pdata);
	if (ret < 0)
		goto mipi_display_on_fail2;

	sh_mipi_dsi_enable(mipi, true);

420
	return 0;
421 422 423 424 425

mipi_display_on_fail1:
	pm_runtime_put_sync(&mipi->pdev->dev);
mipi_display_on_fail2:
	pdata->set_dot_clock(mipi->pdev, mipi->base, 0);
426 427

	return ret;
428 429
}

430
static void mipi_display_on(void *arg, struct fb_info *info)
431
{
432 433 434
	struct sh_mobile_lcdc_entity *entity = arg;
	struct sh_mipi *mipi = to_sh_mipi(entity);
	int ret;
435

436 437 438 439 440 441 442 443 444 445 446 447
	ret = __mipi_display_on(entity, info);
	if (ret < 0)
		return;

	if (mipi->next_display_on)
		mipi->next_display_on(mipi->next_board_data, info);
}

static void __mipi_display_off(struct sh_mobile_lcdc_entity *entity)
{
	struct sh_mipi *mipi = to_sh_mipi(entity);
	struct sh_mipi_dsi_info *pdata = mipi->pdev->dev.platform_data;
448 449 450 451 452 453 454 455

	sh_mipi_dsi_enable(mipi, false);

	pdata->set_dot_clock(mipi->pdev, mipi->base, 0);

	pm_runtime_put_sync(&mipi->pdev->dev);
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
static void mipi_display_off(void *arg)
{
	struct sh_mobile_lcdc_entity *entity = arg;
	struct sh_mipi *mipi = to_sh_mipi(entity);

	if (mipi->next_display_off)
		mipi->next_display_off(mipi->next_board_data);

	__mipi_display_off(entity);
}

static const struct sh_mobile_lcdc_entity_ops mipi_ops = {
	.display_on = __mipi_display_on,
	.display_off = __mipi_display_off,
};

472 473 474 475 476
static int __init sh_mipi_probe(struct platform_device *pdev)
{
	struct sh_mipi *mipi;
	struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
477
	struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
478 479 480
	unsigned long rate, f_current;
	int idx = pdev->id, ret;

481
	if (!res || !res2 || idx >= ARRAY_SIZE(mipi_dsi) || !pdata)
482 483
		return -ENODEV;

484 485 486
	if (!pdata->set_dot_clock)
		return -EINVAL;

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	mutex_lock(&array_lock);
	if (idx < 0)
		for (idx = 0; idx < ARRAY_SIZE(mipi_dsi) && mipi_dsi[idx]; idx++)
			;

	if (idx == ARRAY_SIZE(mipi_dsi)) {
		ret = -EBUSY;
		goto efindslot;
	}

	mipi = kzalloc(sizeof(*mipi), GFP_KERNEL);
	if (!mipi) {
		ret = -ENOMEM;
		goto ealloc;
	}

503 504 505
	mipi->entity.owner = THIS_MODULE;
	mipi->entity.ops = &mipi_ops;

506 507 508 509 510 511 512 513 514 515 516 517
	if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
		dev_err(&pdev->dev, "MIPI register region already claimed\n");
		ret = -EBUSY;
		goto ereqreg;
	}

	mipi->base = ioremap(res->start, resource_size(res));
	if (!mipi->base) {
		ret = -ENOMEM;
		goto emap;
	}

518 519 520 521 522 523 524 525 526 527 528 529
	if (!request_mem_region(res2->start, resource_size(res2), pdev->name)) {
		dev_err(&pdev->dev, "MIPI register region 2 already claimed\n");
		ret = -EBUSY;
		goto ereqreg2;
	}

	mipi->linkbase = ioremap(res2->start, resource_size(res2));
	if (!mipi->linkbase) {
		ret = -ENOMEM;
		goto emap2;
	}

530
	mipi->pdev = pdev;
531

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	mipi->dsit_clk = clk_get(&pdev->dev, "dsit_clk");
	if (IS_ERR(mipi->dsit_clk)) {
		ret = PTR_ERR(mipi->dsit_clk);
		goto eclktget;
	}

	f_current = clk_get_rate(mipi->dsit_clk);
	/* 80MHz required by the datasheet */
	rate = clk_round_rate(mipi->dsit_clk, 80000000);
	if (rate > 0 && rate != f_current)
		ret = clk_set_rate(mipi->dsit_clk, rate);
	else
		ret = rate;
	if (ret < 0)
		goto esettrate;

	dev_dbg(&pdev->dev, "DSI-T clk %lu -> %lu\n", f_current, rate);

	ret = clk_enable(mipi->dsit_clk);
	if (ret < 0)
		goto eclkton;

	mipi_dsi[idx] = mipi;

556 557 558
	pm_runtime_enable(&pdev->dev);
	pm_runtime_resume(&pdev->dev);

559
	mutex_unlock(&array_lock);
560
	platform_set_drvdata(pdev, &mipi->entity);
561

562 563 564 565 566
	/* Save original LCDC callbacks */
	mipi->next_board_data = pdata->lcd_chan->board_cfg.board_data;
	mipi->next_display_on = pdata->lcd_chan->board_cfg.display_on;
	mipi->next_display_off = pdata->lcd_chan->board_cfg.display_off;

567
	/* Set up LCDC callbacks */
568
	pdata->lcd_chan->board_cfg.board_data = &mipi->entity;
569 570
	pdata->lcd_chan->board_cfg.display_on = mipi_display_on;
	pdata->lcd_chan->board_cfg.display_off = mipi_display_off;
571
	pdata->lcd_chan->board_cfg.owner = THIS_MODULE;
572 573 574 575 576 577 578

	return 0;

eclkton:
esettrate:
	clk_put(mipi->dsit_clk);
eclktget:
579 580 581 582
	iounmap(mipi->linkbase);
emap2:
	release_mem_region(res2->start, resource_size(res2));
ereqreg2:
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
	iounmap(mipi->base);
emap:
	release_mem_region(res->start, resource_size(res));
ereqreg:
	kfree(mipi);
ealloc:
efindslot:
	mutex_unlock(&array_lock);

	return ret;
}

static int __exit sh_mipi_remove(struct platform_device *pdev)
{
	struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
599
	struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
600
	struct sh_mipi *mipi = to_sh_mipi(platform_get_drvdata(pdev));
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	int i, ret;

	mutex_lock(&array_lock);

	for (i = 0; i < ARRAY_SIZE(mipi_dsi) && mipi_dsi[i] != mipi; i++)
		;

	if (i == ARRAY_SIZE(mipi_dsi)) {
		ret = -EINVAL;
	} else {
		ret = 0;
		mipi_dsi[i] = NULL;
	}

	mutex_unlock(&array_lock);

	if (ret < 0)
		return ret;

620
	pdata->lcd_chan->board_cfg.owner = NULL;
621 622 623 624
	pdata->lcd_chan->board_cfg.display_on = NULL;
	pdata->lcd_chan->board_cfg.display_off = NULL;
	pdata->lcd_chan->board_cfg.board_data = NULL;

625
	pm_runtime_disable(&pdev->dev);
626 627
	clk_disable(mipi->dsit_clk);
	clk_put(mipi->dsit_clk);
628

629 630 631
	iounmap(mipi->linkbase);
	if (res2)
		release_mem_region(res2->start, resource_size(res2));
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
	iounmap(mipi->base);
	if (res)
		release_mem_region(res->start, resource_size(res));
	platform_set_drvdata(pdev, NULL);
	kfree(mipi);

	return 0;
}

static struct platform_driver sh_mipi_driver = {
	.remove		= __exit_p(sh_mipi_remove),
	.shutdown	= sh_mipi_shutdown,
	.driver = {
		.name	= "sh-mipi-dsi",
	},
};

static int __init sh_mipi_init(void)
{
	return platform_driver_probe(&sh_mipi_driver, sh_mipi_probe);
}
module_init(sh_mipi_init);

static void __exit sh_mipi_exit(void)
{
	platform_driver_unregister(&sh_mipi_driver);
}
module_exit(sh_mipi_exit);

MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
MODULE_DESCRIPTION("SuperH / ARM-shmobile MIPI DSI driver");
MODULE_LICENSE("GPL v2");