maltaint.h 1.7 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
L
Linus Torvalds 已提交
5
 *
6
 * Copyright (C) 2000,2012 MIPS Technologies, Inc.  All rights reserved.
R
Ralf Baechle 已提交
7 8
 *	Carsten Langgaard <carstenl@mips.com>
 *	Steven J. Hill <sjhill@mips.com>
L
Linus Torvalds 已提交
9 10 11 12
 */
#ifndef _MIPS_MALTAINT_H
#define _MIPS_MALTAINT_H

13 14 15 16 17 18 19 20 21 22
/*
 * Interrupts 0..15 are used for Malta ISA compatible interrupts
 */
#define MALTA_INT_BASE		0

/* CPU interrupt offsets */
#define MIPSCPU_INT_SW0		0
#define MIPSCPU_INT_SW1		1
#define MIPSCPU_INT_MB0		2
#define MIPSCPU_INT_I8259A	MIPSCPU_INT_MB0
23
#define MIPSCPU_INT_GIC		MIPSCPU_INT_MB0 /* GIC chained interrupt */
24 25 26 27 28 29 30 31 32
#define MIPSCPU_INT_MB1		3
#define MIPSCPU_INT_SMI		MIPSCPU_INT_MB1
#define MIPSCPU_INT_MB2		4
#define MIPSCPU_INT_MB3		5
#define MIPSCPU_INT_COREHI	MIPSCPU_INT_MB3
#define MIPSCPU_INT_MB4		6
#define MIPSCPU_INT_CORELO	MIPSCPU_INT_MB4

/*
33
 * Interrupts 96..127 are used for Soc-it Classic interrupts
34
 */
35
#define MSC01C_INT_BASE		96
36 37 38 39 40 41

/* SOC-it Classic interrupt offsets */
#define MSC01C_INT_TMR		0
#define MSC01C_INT_PCI		1

/*
42
 * Interrupts 96..127 are used for Soc-it EIC interrupts
43
 */
44
#define MSC01E_INT_BASE		96
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61

/* SOC-it EIC interrupt offsets */
#define MSC01E_INT_SW0		1
#define MSC01E_INT_SW1		2
#define MSC01E_INT_MB0		3
#define MSC01E_INT_I8259A	MSC01E_INT_MB0
#define MSC01E_INT_MB1		4
#define MSC01E_INT_SMI		MSC01E_INT_MB1
#define MSC01E_INT_MB2		5
#define MSC01E_INT_MB3		6
#define MSC01E_INT_COREHI	MSC01E_INT_MB3
#define MSC01E_INT_MB4		7
#define MSC01E_INT_CORELO	MSC01E_INT_MB4
#define MSC01E_INT_TMR		8
#define MSC01E_INT_PCI		9
#define MSC01E_INT_PERFCTR	10
#define MSC01E_INT_CPUCTR	11
L
Linus Torvalds 已提交
62 63

#endif /* !(_MIPS_MALTAINT_H) */