amdgpu_object.c 24.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
36
#include <drm/drm_cache.h>
A
Alex Deucher 已提交
37 38 39
#include "amdgpu.h"
#include "amdgpu_trace.h"

40 41 42 43 44
static bool amdgpu_need_backup(struct amdgpu_device *adev)
{
	if (adev->flags & AMD_IS_APU)
		return false;

45 46 47 48 49
	if (amdgpu_gpu_recovery == 0 ||
	    (amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))
		return false;

	return true;
50 51
}

A
Alex Deucher 已提交
52 53
static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
{
54
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
55
	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
A
Alex Deucher 已提交
56

57
	amdgpu_bo_kunmap(bo);
A
Alex Deucher 已提交
58 59

	drm_gem_object_release(&bo->gem_base);
60
	amdgpu_bo_unref(&bo->parent);
61
	if (!list_empty(&bo->shadow_list)) {
62
		mutex_lock(&adev->shadow_list_lock);
63
		list_del_init(&bo->shadow_list);
64
		mutex_unlock(&adev->shadow_list_lock);
65
	}
A
Alex Deucher 已提交
66 67 68 69 70 71 72 73 74 75 76
	kfree(bo->metadata);
	kfree(bo);
}

bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &amdgpu_ttm_bo_destroy)
		return true;
	return false;
}

77
void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
A
Alex Deucher 已提交
78
{
79 80 81 82
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
	struct ttm_placement *placement = &abo->placement;
	struct ttm_place *places = abo->placements;
	u64 flags = abo->flags;
83
	u32 c = 0;
84

A
Alex Deucher 已提交
85
	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
86
		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
87 88

		places[c].fpfn = 0;
89
		places[c].lpfn = 0;
90
		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
91
			TTM_PL_FLAG_VRAM;
92

93 94 95 96
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
			places[c].lpfn = visible_pfn;
		else
			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
97 98 99

		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
100
		c++;
A
Alex Deucher 已提交
101 102 103
	}

	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
104
		places[c].fpfn = 0;
105
		if (flags & AMDGPU_GEM_CREATE_SHADOW)
106
			places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
107 108
		else
			places[c].lpfn = 0;
109 110 111 112 113 114 115
		places[c].flags = TTM_PL_FLAG_TT;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
116 117 118
	}

	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
119 120 121 122 123 124 125 126 127
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_SYSTEM;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
128 129 130
	}

	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
131 132 133 134
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
		c++;
A
Alex Deucher 已提交
135
	}
136

A
Alex Deucher 已提交
137
	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
138 139 140 141
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
		c++;
A
Alex Deucher 已提交
142
	}
143

A
Alex Deucher 已提交
144
	if (domain & AMDGPU_GEM_DOMAIN_OA) {
145 146 147 148
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
		c++;
A
Alex Deucher 已提交
149 150 151
	}

	if (!c) {
152 153 154 155
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
		c++;
A
Alex Deucher 已提交
156
	}
157

158
	placement->num_placement = c;
159
	placement->placement = places;
A
Alex Deucher 已提交
160

161 162
	placement->num_busy_placement = c;
	placement->busy_placement = places;
A
Alex Deucher 已提交
163 164
}

165
/**
166
 * amdgpu_bo_create_reserved - create reserved BO for kernel use
167 168 169 170 171 172 173 174 175
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
176 177
 * Allocates and pins a BO for kernel internal use, and returns it still
 * reserved.
178 179 180
 *
 * Returns 0 on success, negative error code otherwise.
 */
181 182 183 184
int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
			      unsigned long size, int align,
			      u32 domain, struct amdgpu_bo **bo_ptr,
			      u64 *gpu_addr, void **cpu_addr)
185
{
186
	bool free = false;
187 188
	int r;

189 190 191 192
	if (!*bo_ptr) {
		r = amdgpu_bo_create(adev, size, align, true, domain,
				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
193
				     NULL, NULL, bo_ptr);
194 195 196 197 198 199
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
				r);
			return r;
		}
		free = true;
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	}

	r = amdgpu_bo_reserve(*bo_ptr, false);
	if (r) {
		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
		goto error_free;
	}

	r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
	if (r) {
		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
		goto error_unreserve;
	}

	if (cpu_addr) {
		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
			goto error_unreserve;
		}
	}

	return 0;

error_unreserve:
	amdgpu_bo_unreserve(*bo_ptr);

error_free:
228 229
	if (free)
		amdgpu_bo_unref(bo_ptr);
230 231 232 233

	return r;
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/**
 * amdgpu_bo_create_kernel - create BO for kernel use
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
 * Allocates and pins a BO for kernel internal use.
 *
 * Returns 0 on success, negative error code otherwise.
 */
int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
			    unsigned long size, int align,
			    u32 domain, struct amdgpu_bo **bo_ptr,
			    u64 *gpu_addr, void **cpu_addr)
{
	int r;

	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
				      gpu_addr, cpu_addr);

	if (r)
		return r;

	amdgpu_bo_unreserve(*bo_ptr);

	return 0;
}

267 268 269 270 271 272 273 274 275 276 277 278 279
/**
 * amdgpu_bo_free_kernel - free BO for kernel use
 *
 * @bo: amdgpu BO to free
 *
 * unmaps and unpin a BO for kernel internal use.
 */
void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
			   void **cpu_addr)
{
	if (*bo == NULL)
		return;

280
	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
		if (cpu_addr)
			amdgpu_bo_kunmap(*bo);

		amdgpu_bo_unpin(*bo);
		amdgpu_bo_unreserve(*bo);
	}
	amdgpu_bo_unref(bo);

	if (gpu_addr)
		*gpu_addr = 0;

	if (cpu_addr)
		*cpu_addr = NULL;
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
/* Validate bo size is bit bigger then the request domain */
static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
					  unsigned long size, u32 domain)
{
	struct ttm_mem_type_manager *man = NULL;

	/*
	 * If GTT is part of requested domains the check must succeed to
	 * allow fall back to GTT
	 */
	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
		man = &adev->mman.bdev.man[TTM_PL_TT];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}

	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
		man = &adev->mman.bdev.man[TTM_PL_VRAM];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}


	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
	return true;

fail:
329 330
	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
		  man->size << PAGE_SHIFT);
331 332 333
	return false;
}

334 335 336 337 338 339
static int amdgpu_bo_do_create(struct amdgpu_device *adev,
			       unsigned long size, int byte_align,
			       bool kernel, u32 domain, u64 flags,
			       struct sg_table *sg,
			       struct reservation_object *resv,
			       struct amdgpu_bo **bo_ptr)
A
Alex Deucher 已提交
340
{
341 342 343
	struct ttm_operation_ctx ctx = {
		.interruptible = !kernel,
		.no_wait_gpu = false,
344 345
		.resv = resv,
		.flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
346
	};
A
Alex Deucher 已提交
347 348 349 350 351 352 353 354 355
	struct amdgpu_bo *bo;
	enum ttm_bo_type type;
	unsigned long page_align;
	size_t acc_size;
	int r;

	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	size = ALIGN(size, PAGE_SIZE);

356 357 358
	if (!amdgpu_bo_validate_size(adev, size, domain))
		return -ENOMEM;

A
Alex Deucher 已提交
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else if (sg) {
		type = ttm_bo_type_sg;
	} else {
		type = ttm_bo_type_device;
	}
	*bo_ptr = NULL;

	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
				       sizeof(struct amdgpu_bo));

	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
	if (bo == NULL)
		return -ENOMEM;
374
	drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
375
	INIT_LIST_HEAD(&bo->shadow_list);
A
Alex Deucher 已提交
376
	INIT_LIST_HEAD(&bo->va);
K
Kent Russell 已提交
377
	bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
378 379 380 381 382
					 AMDGPU_GEM_DOMAIN_GTT |
					 AMDGPU_GEM_DOMAIN_CPU |
					 AMDGPU_GEM_DOMAIN_GDS |
					 AMDGPU_GEM_DOMAIN_GWS |
					 AMDGPU_GEM_DOMAIN_OA);
K
Kent Russell 已提交
383
	bo->allowed_domains = bo->preferred_domains;
384 385
	if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
A
Alex Deucher 已提交
386 387

	bo->flags = flags;
388

389 390 391 392 393 394 395 396 397 398 399
#ifdef CONFIG_X86_32
	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
	 */
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
	/* Don't try to enable write-combining when it can't work, or things
	 * may be slow
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
	 */

400
#ifndef CONFIG_COMPILE_TEST
401 402
#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
	 thanks to write-combining
403
#endif
404 405 406 407 408 409

	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
			      "better performance thanks to write-combining\n");
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#else
410 411 412 413 414
	/* For architectures that don't support WC memory,
	 * mask out the WC flag from the BO
	 */
	if (!drm_arch_can_wc_memory())
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
415
#endif
416

417 418
	bo->tbo.bdev = &adev->mman.bdev;
	amdgpu_ttm_placement_from_domain(bo, domain);
419

420
	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
421 422
				 &bo->placement, page_align, &ctx, acc_size,
				 sg, resv, &amdgpu_ttm_bo_destroy);
423 424 425
	if (unlikely(r != 0))
		return r;

426
	if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
427
	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
428
	    bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
429 430
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
					     ctx.bytes_moved);
431
	else
432
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
433

434
	if (kernel)
435
		bo->tbo.priority = 1;
436

437 438
	if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
439
		struct dma_fence *fence;
440

441
		r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
442 443 444
		if (unlikely(r))
			goto fail_unreserve;

445
		amdgpu_bo_fence(bo, fence, false);
446 447 448
		dma_fence_put(bo->tbo.moving);
		bo->tbo.moving = dma_fence_get(fence);
		dma_fence_put(fence);
449
	}
450
	if (!resv)
451
		amdgpu_bo_unreserve(bo);
A
Alex Deucher 已提交
452 453 454 455
	*bo_ptr = bo;

	trace_amdgpu_bo_create(bo);

456 457 458 459
	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
	if (type == ttm_bo_type_device)
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

A
Alex Deucher 已提交
460
	return 0;
461 462

fail_unreserve:
463 464
	if (!resv)
		ww_mutex_unlock(&bo->tbo.resv->lock);
465 466
	amdgpu_bo_unref(&bo);
	return r;
A
Alex Deucher 已提交
467 468
}

469 470 471 472 473 474 475 476 477
static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
				   unsigned long size, int byte_align,
				   struct amdgpu_bo *bo)
{
	int r;

	if (bo->shadow)
		return 0;

478 479 480 481
	r = amdgpu_bo_do_create(adev, size, byte_align, true,
				AMDGPU_GEM_DOMAIN_GTT,
				AMDGPU_GEM_CREATE_CPU_GTT_USWC |
				AMDGPU_GEM_CREATE_SHADOW,
482
				NULL, bo->tbo.resv,
483
				&bo->shadow);
484
	if (!r) {
485
		bo->shadow->parent = amdgpu_bo_ref(bo);
486 487 488 489
		mutex_lock(&adev->shadow_list_lock);
		list_add_tail(&bo->shadow_list, &adev->shadow_list);
		mutex_unlock(&adev->shadow_list_lock);
	}
490 491 492 493

	return r;
}

494 495 496
int amdgpu_bo_create(struct amdgpu_device *adev,
		     unsigned long size, int byte_align,
		     bool kernel, u32 domain, u64 flags,
497 498 499
		     struct sg_table *sg,
		     struct reservation_object *resv,
		     struct amdgpu_bo **bo_ptr)
500
{
501
	uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
502
	int r;
503

504
	r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
505
				parent_flags, sg, resv, bo_ptr);
506 507 508
	if (r)
		return r;

509 510 511 512
	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
		if (!resv)
			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
							NULL));
513

514
		r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
515 516

		if (!resv)
517
			reservation_object_unlock((*bo_ptr)->tbo.resv);
518

519 520 521 522 523
		if (r)
			amdgpu_bo_unref(bo_ptr);
	}

	return r;
524 525
}

526 527 528 529
int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring,
			       struct amdgpu_bo *bo,
			       struct reservation_object *resv,
530
			       struct dma_fence **fence,
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
			       bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
			       amdgpu_bo_size(bo), resv, fence,
550
			       direct, false);
551 552 553 554 555 556 557
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

558 559
int amdgpu_bo_validate(struct amdgpu_bo *bo)
{
560
	struct ttm_operation_ctx ctx = { false, false };
561 562 563 564 565 566
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

K
Kent Russell 已提交
567
	domain = bo->preferred_domains;
568 569 570

retry:
	amdgpu_ttm_placement_from_domain(bo, domain);
571
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
572 573 574 575 576 577 578 579
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
	}

	return r;
}

580 581 582 583
int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
				  struct amdgpu_ring *ring,
				  struct amdgpu_bo *bo,
				  struct reservation_object *resv,
584
				  struct dma_fence **fence,
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
				  bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
			       amdgpu_bo_size(bo), resv, fence,
604
			       direct, false);
605 606 607 608 609 610 611
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

A
Alex Deucher 已提交
612 613
int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
{
614
	void *kptr;
615
	long r;
A
Alex Deucher 已提交
616

617 618 619
	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
		return -EPERM;

620 621 622 623
	kptr = amdgpu_bo_kptr(bo);
	if (kptr) {
		if (ptr)
			*ptr = kptr;
A
Alex Deucher 已提交
624 625
		return 0;
	}
626 627 628 629 630 631

	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
						MAX_SCHEDULE_TIMEOUT);
	if (r < 0)
		return r;

A
Alex Deucher 已提交
632
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
633
	if (r)
A
Alex Deucher 已提交
634
		return r;
635 636

	if (ptr)
637
		*ptr = amdgpu_bo_kptr(bo);
638

A
Alex Deucher 已提交
639 640 641
	return 0;
}

642 643 644 645 646 647 648
void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
{
	bool is_iomem;

	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
}

A
Alex Deucher 已提交
649 650
void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
{
651 652
	if (bo->kmap.bo)
		ttm_bo_kunmap(&bo->kmap);
A
Alex Deucher 已提交
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
}

struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
{
	if (bo == NULL)
		return NULL;

	ttm_bo_reference(&bo->tbo);
	return bo;
}

void amdgpu_bo_unref(struct amdgpu_bo **bo)
{
	struct ttm_buffer_object *tbo;

	if ((*bo) == NULL)
		return;

	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
}

677 678
int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
			     u64 min_offset, u64 max_offset,
A
Alex Deucher 已提交
679 680
			     u64 *gpu_addr)
{
681
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
682
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
683 684
	int r, i;

685
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
A
Alex Deucher 已提交
686 687
		return -EPERM;

688 689 690
	if (WARN_ON_ONCE(min_offset > max_offset))
		return -EINVAL;

691 692 693 694
	/* A shared bo cannot be migrated to VRAM */
	if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
		return -EINVAL;

A
Alex Deucher 已提交
695
	if (bo->pin_count) {
696 697
		uint32_t mem_type = bo->tbo.mem.mem_type;

698
		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
699 700
			return -EINVAL;

A
Alex Deucher 已提交
701 702 703 704 705
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = amdgpu_bo_gpu_offset(bo);

		if (max_offset != 0) {
706
			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
A
Alex Deucher 已提交
707 708 709 710 711 712
			WARN_ON_ONCE(max_offset <
				     (amdgpu_bo_gpu_offset(bo) - domain_start));
		}

		return 0;
	}
713 714

	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
715 716 717
	/* force to pin into visible video ram */
	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
A
Alex Deucher 已提交
718 719
	amdgpu_ttm_placement_from_domain(bo, domain);
	for (i = 0; i < bo->placement.num_placement; i++) {
720 721 722 723 724
		unsigned fpfn, lpfn;

		fpfn = min_offset >> PAGE_SHIFT;
		lpfn = max_offset >> PAGE_SHIFT;

725 726
		if (fpfn > bo->placements[i].fpfn)
			bo->placements[i].fpfn = fpfn;
727 728
		if (!bo->placements[i].lpfn ||
		    (lpfn && lpfn < bo->placements[i].lpfn))
729
			bo->placements[i].lpfn = lpfn;
A
Alex Deucher 已提交
730 731 732
		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
	}

733
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
734
	if (unlikely(r)) {
735
		dev_err(adev->dev, "%p pin failed\n", bo);
736 737 738
		goto error;
	}

739
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
740 741 742 743 744
	if (unlikely(r)) {
		dev_err(adev->dev, "%p bind failed\n", bo);
		goto error;
	}

745
	bo->pin_count = 1;
746
	if (gpu_addr != NULL)
747
		*gpu_addr = amdgpu_bo_gpu_offset(bo);
748 749

	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
750
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
751
		adev->vram_pin_size += amdgpu_bo_size(bo);
752
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
753
			adev->invisible_pin_size += amdgpu_bo_size(bo);
754
	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
755
		adev->gart_pin_size += amdgpu_bo_size(bo);
A
Alex Deucher 已提交
756
	}
757 758

error:
A
Alex Deucher 已提交
759 760 761 762 763
	return r;
}

int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
{
764
	return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
A
Alex Deucher 已提交
765 766 767 768
}

int amdgpu_bo_unpin(struct amdgpu_bo *bo)
{
769
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
770
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
771 772 773
	int r, i;

	if (!bo->pin_count) {
774
		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
A
Alex Deucher 已提交
775 776 777 778 779 780 781 782 783
		return 0;
	}
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
	for (i = 0; i < bo->placement.num_placement; i++) {
		bo->placements[i].lpfn = 0;
		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
	}
784
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
785
	if (unlikely(r)) {
786
		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
787
		goto error;
A
Alex Deucher 已提交
788
	}
789 790

	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
791
		adev->vram_pin_size -= amdgpu_bo_size(bo);
792
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
793
			adev->invisible_pin_size -= amdgpu_bo_size(bo);
794
	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
795
		adev->gart_pin_size -= amdgpu_bo_size(bo);
796 797 798
	}

error:
A
Alex Deucher 已提交
799 800 801 802 803 804
	return r;
}

int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
{
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
805
	if (0 && (adev->flags & AMD_IS_APU)) {
A
Alex Deucher 已提交
806 807 808 809 810 811
		/* Useless to evict on IGP chips */
		return 0;
	}
	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
}

812 813 814 815 816 817 818 819 820 821 822
static const char *amdgpu_vram_names[] = {
	"UNKNOWN",
	"GDDR1",
	"DDR2",
	"GDDR3",
	"GDDR4",
	"GDDR5",
	"HBM",
	"DDR3"
};

A
Alex Deucher 已提交
823 824
int amdgpu_bo_init(struct amdgpu_device *adev)
{
825
	/* reserve PAT memory space to WC for VRAM */
826 827
	arch_io_reserve_memtype_wc(adev->gmc.aper_base,
				   adev->gmc.aper_size);
828

A
Alex Deucher 已提交
829
	/* Add an MTRR for the VRAM */
830 831
	adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
					      adev->gmc.aper_size);
A
Alex Deucher 已提交
832
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
833 834
		 adev->gmc.mc_vram_size >> 20,
		 (unsigned long long)adev->gmc.aper_size >> 20);
835
	DRM_INFO("RAM width %dbits %s\n",
836
		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
A
Alex Deucher 已提交
837 838 839 840 841 842
	return amdgpu_ttm_init(adev);
}

void amdgpu_bo_fini(struct amdgpu_device *adev)
{
	amdgpu_ttm_fini(adev);
843 844
	arch_phys_wc_del(adev->gmc.vram_mtrr);
	arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
A
Alex Deucher 已提交
845 846 847 848 849 850 851 852 853 854
}

int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
			     struct vm_area_struct *vma)
{
	return ttm_fbdev_mmap(vma, &bo->tbo);
}

int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
{
855 856 857 858
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (adev->family <= AMDGPU_FAMILY_CZ &&
	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
A
Alex Deucher 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
		return -EINVAL;

	bo->tiling_flags = tiling_flags;
	return 0;
}

void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
{
	lockdep_assert_held(&bo->tbo.resv->lock.base);

	if (tiling_flags)
		*tiling_flags = bo->tiling_flags;
}

int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
			    uint32_t metadata_size, uint64_t flags)
{
	void *buffer;

	if (!metadata_size) {
		if (bo->metadata_size) {
			kfree(bo->metadata);
881
			bo->metadata = NULL;
A
Alex Deucher 已提交
882 883 884 885 886 887 888 889
			bo->metadata_size = 0;
		}
		return 0;
	}

	if (metadata == NULL)
		return -EINVAL;

890
	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
A
Alex Deucher 已提交
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
	if (buffer == NULL)
		return -ENOMEM;

	kfree(bo->metadata);
	bo->metadata_flags = flags;
	bo->metadata = buffer;
	bo->metadata_size = metadata_size;

	return 0;
}

int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
			   size_t buffer_size, uint32_t *metadata_size,
			   uint64_t *flags)
{
	if (!buffer && !metadata_size)
		return -EINVAL;

	if (buffer) {
		if (buffer_size < bo->metadata_size)
			return -EINVAL;

		if (bo->metadata_size)
			memcpy(buffer, bo->metadata, bo->metadata_size);
	}

	if (metadata_size)
		*metadata_size = bo->metadata_size;
	if (flags)
		*flags = bo->metadata_flags;

	return 0;
}

void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
926
			   bool evict,
A
Alex Deucher 已提交
927 928
			   struct ttm_mem_reg *new_mem)
{
929
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
930
	struct amdgpu_bo *abo;
931
	struct ttm_mem_reg *old_mem = &bo->mem;
A
Alex Deucher 已提交
932 933 934 935

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return;

936
	abo = ttm_to_amdgpu_bo(bo);
937
	amdgpu_vm_bo_invalidate(adev, abo, evict);
A
Alex Deucher 已提交
938

939 940
	amdgpu_bo_kunmap(abo);

941 942 943 944
	/* remember the eviction */
	if (evict)
		atomic64_inc(&adev->num_evictions);

A
Alex Deucher 已提交
945 946 947 948 949
	/* update statistics */
	if (!new_mem)
		return;

	/* move_notify is called before move happens */
950
	trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
A
Alex Deucher 已提交
951 952 953 954
}

int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
{
955
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
956
	struct ttm_operation_ctx ctx = { false, false };
957
	struct amdgpu_bo *abo;
958 959
	unsigned long offset, size;
	int r;
A
Alex Deucher 已提交
960 961 962

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return 0;
963

964
	abo = ttm_to_amdgpu_bo(bo);
965 966 967 968

	/* Remember that this BO was accessed by the CPU */
	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

969 970 971 972 973
	if (bo->mem.mem_type != TTM_PL_VRAM)
		return 0;

	size = bo->mem.num_pages << PAGE_SHIFT;
	offset = bo->mem.start << PAGE_SHIFT;
974
	if ((offset + size) <= adev->gmc.visible_vram_size)
975 976
		return 0;

977 978 979 980
	/* Can't move a pinned BO to visible VRAM */
	if (abo->pin_count > 0)
		return -EINVAL;

981
	/* hurrah the memory is not visible ! */
982
	atomic64_inc(&adev->num_vram_cpu_page_faults);
983 984 985 986 987 988 989
	amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
					 AMDGPU_GEM_DOMAIN_GTT);

	/* Avoid costly evictions; only set GTT as a busy placement */
	abo->placement.num_busy_placement = 1;
	abo->placement.busy_placement = &abo->placements[1];

990
	r = ttm_bo_validate(bo, &abo->placement, &ctx);
991
	if (unlikely(r != 0))
992 993 994 995
		return r;

	offset = bo->mem.start << PAGE_SHIFT;
	/* this should never happen */
996
	if (bo->mem.mem_type == TTM_PL_VRAM &&
997
	    (offset + size) > adev->gmc.visible_vram_size)
998 999
		return -EINVAL;

A
Alex Deucher 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	return 0;
}

/**
 * amdgpu_bo_fence - add fence to buffer object
 *
 * @bo: buffer object in question
 * @fence: fence to add
 * @shared: true if fence should be added shared
 *
 */
1011
void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
A
Alex Deucher 已提交
1012 1013 1014 1015 1016
		     bool shared)
{
	struct reservation_object *resv = bo->tbo.resv;

	if (shared)
1017
		reservation_object_add_shared_fence(resv, fence);
A
Alex Deucher 已提交
1018
	else
1019
		reservation_object_add_excl_fence(resv, fence);
A
Alex Deucher 已提交
1020
}
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

/**
 * amdgpu_bo_gpu_offset - return GPU offset of bo
 * @bo:	amdgpu object for which we query the offset
 *
 * Returns current GPU offset of the object.
 *
 * Note: object should either be pinned or reserved when calling this
 * function, it might be useful to add check for this for debugging.
 */
u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
{
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1034
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1035
		     !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
1036 1037
	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
		     !bo->pin_count);
1038
	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1039 1040
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1041 1042 1043

	return bo->tbo.offset;
}