gtt.c 64.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * GTT virtualization
 *
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *    Xiao Zheng <xiao.zheng@intel.com>
 *
 * Contributors:
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *
 */

#include "i915_drv.h"
37 38
#include "gvt.h"
#include "i915_pvinfo.h"
39 40
#include "trace.h"

41 42 43 44 45 46
#if defined(VERBOSE_DEBUG)
#define gvt_vdbg_mm(fmt, args...) gvt_dbg_mm(fmt, ##args)
#else
#define gvt_vdbg_mm(fmt, args...)
#endif

47 48 49 50 51 52 53 54 55 56 57
static bool enable_out_of_sync = false;
static int preallocated_oos_pages = 8192;

/*
 * validate a gm address and related range size,
 * translate it to host gm address
 */
bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size)
{
	if ((!vgpu_gmadr_is_valid(vgpu, addr)) || (size
			&& !vgpu_gmadr_is_valid(vgpu, addr + size - 1))) {
58 59
		gvt_vgpu_err("invalid range gmadr 0x%llx size 0x%x\n",
				addr, size);
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
		return false;
	}
	return true;
}

/* translate a guest gmadr to host gmadr */
int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr)
{
	if (WARN(!vgpu_gmadr_is_valid(vgpu, g_addr),
		 "invalid guest gmadr %llx\n", g_addr))
		return -EACCES;

	if (vgpu_gmadr_is_aperture(vgpu, g_addr))
		*h_addr = vgpu_aperture_gmadr_base(vgpu)
			  + (g_addr - vgpu_aperture_offset(vgpu));
	else
		*h_addr = vgpu_hidden_gmadr_base(vgpu)
			  + (g_addr - vgpu_hidden_offset(vgpu));
	return 0;
}

/* translate a host gmadr to guest gmadr */
int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr)
{
	if (WARN(!gvt_gmadr_is_valid(vgpu->gvt, h_addr),
		 "invalid host gmadr %llx\n", h_addr))
		return -EACCES;

	if (gvt_gmadr_is_aperture(vgpu->gvt, h_addr))
		*g_addr = vgpu_aperture_gmadr_base(vgpu)
			+ (h_addr - gvt_aperture_gmadr_base(vgpu->gvt));
	else
		*g_addr = vgpu_hidden_gmadr_base(vgpu)
			+ (h_addr - gvt_hidden_gmadr_base(vgpu->gvt));
	return 0;
}

int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
			     unsigned long *h_index)
{
	u64 h_addr;
	int ret;

Z
Zhi Wang 已提交
103
	ret = intel_gvt_ggtt_gmadr_g2h(vgpu, g_index << I915_GTT_PAGE_SHIFT,
104 105 106 107
				       &h_addr);
	if (ret)
		return ret;

Z
Zhi Wang 已提交
108
	*h_index = h_addr >> I915_GTT_PAGE_SHIFT;
109 110 111 112 113 114 115 116 117
	return 0;
}

int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
			     unsigned long *g_index)
{
	u64 g_addr;
	int ret;

Z
Zhi Wang 已提交
118
	ret = intel_gvt_ggtt_gmadr_h2g(vgpu, h_index << I915_GTT_PAGE_SHIFT,
119 120 121 122
				       &g_addr);
	if (ret)
		return ret;

Z
Zhi Wang 已提交
123
	*g_index = g_addr >> I915_GTT_PAGE_SHIFT;
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	return 0;
}

#define gtt_type_is_entry(type) \
	(type > GTT_TYPE_INVALID && type < GTT_TYPE_PPGTT_ENTRY \
	 && type != GTT_TYPE_PPGTT_PTE_ENTRY \
	 && type != GTT_TYPE_PPGTT_ROOT_ENTRY)

#define gtt_type_is_pt(type) \
	(type >= GTT_TYPE_PPGTT_PTE_PT && type < GTT_TYPE_MAX)

#define gtt_type_is_pte_pt(type) \
	(type == GTT_TYPE_PPGTT_PTE_PT)

#define gtt_type_is_root_pointer(type) \
	(gtt_type_is_entry(type) && type > GTT_TYPE_PPGTT_ROOT_ENTRY)

#define gtt_init_entry(e, t, p, v) do { \
	(e)->type = t; \
	(e)->pdev = p; \
	memcpy(&(e)->val64, &v, sizeof(v)); \
} while (0)

/*
 * Mappings between GTT_TYPE* enumerations.
 * Following information can be found according to the given type:
 * - type of next level page table
 * - type of entry inside this level page table
 * - type of entry with PSE set
 *
 * If the given type doesn't have such a kind of information,
 * e.g. give a l4 root entry type, then request to get its PSE type,
 * give a PTE page table type, then request to get its next level page
 * table type, as we know l4 root entry doesn't have a PSE bit,
 * and a PTE page table doesn't have a next level page table type,
 * GTT_TYPE_INVALID will be returned. This is useful when traversing a
 * page table.
 */

struct gtt_type_table_entry {
	int entry_type;
165
	int pt_type;
166 167 168 169
	int next_pt_type;
	int pse_entry_type;
};

170
#define GTT_TYPE_TABLE_ENTRY(type, e_type, cpt_type, npt_type, pse_type) \
171 172
	[type] = { \
		.entry_type = e_type, \
173
		.pt_type = cpt_type, \
174 175 176 177 178 179 180
		.next_pt_type = npt_type, \
		.pse_entry_type = pse_type, \
	}

static struct gtt_type_table_entry gtt_type_table[] = {
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
			GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
181
			GTT_TYPE_INVALID,
182 183 184 185
			GTT_TYPE_PPGTT_PML4_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_PT,
			GTT_TYPE_PPGTT_PML4_ENTRY,
186
			GTT_TYPE_PPGTT_PML4_PT,
187 188 189 190
			GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_ENTRY,
			GTT_TYPE_PPGTT_PML4_ENTRY,
191
			GTT_TYPE_PPGTT_PML4_PT,
192 193 194 195
			GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_PPGTT_PDP_ENTRY,
196
			GTT_TYPE_PPGTT_PDP_PT,
197 198 199 200
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
			GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
201
			GTT_TYPE_INVALID,
202 203 204 205
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_ENTRY,
			GTT_TYPE_PPGTT_PDP_ENTRY,
206
			GTT_TYPE_PPGTT_PDP_PT,
207 208 209 210
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PDE_ENTRY,
211
			GTT_TYPE_PPGTT_PDE_PT,
212 213 214 215
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_ENTRY,
			GTT_TYPE_PPGTT_PDE_ENTRY,
216
			GTT_TYPE_PPGTT_PDE_PT,
217 218
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
219
	/* We take IPS bit as 'PSE' for PTE level. */
220 221
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
222
			GTT_TYPE_PPGTT_PTE_PT,
223
			GTT_TYPE_INVALID,
224
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
225 226
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_4K_ENTRY,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
227
			GTT_TYPE_PPGTT_PTE_PT,
228
			GTT_TYPE_INVALID,
229 230 231 232 233 234
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_64K_ENTRY,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
235 236
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_2M_ENTRY,
			GTT_TYPE_PPGTT_PDE_ENTRY,
237
			GTT_TYPE_PPGTT_PDE_PT,
238 239 240 241
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_1G_ENTRY,
			GTT_TYPE_PPGTT_PDP_ENTRY,
242
			GTT_TYPE_PPGTT_PDP_PT,
243 244 245 246 247
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_GGTT_PTE,
			GTT_TYPE_GGTT_PTE,
			GTT_TYPE_INVALID,
248
			GTT_TYPE_INVALID,
249 250 251 252 253 254 255 256
			GTT_TYPE_INVALID),
};

static inline int get_next_pt_type(int type)
{
	return gtt_type_table[type].next_pt_type;
}

257 258 259 260 261
static inline int get_pt_type(int type)
{
	return gtt_type_table[type].pt_type;
}

262 263 264 265 266 267 268 269 270 271 272 273
static inline int get_entry_type(int type)
{
	return gtt_type_table[type].entry_type;
}

static inline int get_pse_type(int type)
{
	return gtt_type_table[type].pse_entry_type;
}

static u64 read_pte64(struct drm_i915_private *dev_priv, unsigned long index)
{
274
	void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
275 276

	return readq(addr);
277 278
}

279
static void ggtt_invalidate(struct drm_i915_private *dev_priv)
280 281 282 283 284 285
{
	mmio_hw_access_pre(dev_priv);
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	mmio_hw_access_post(dev_priv);
}

286 287 288
static void write_pte64(struct drm_i915_private *dev_priv,
		unsigned long index, u64 pte)
{
289
	void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
290 291 292 293

	writeq(pte, addr);
}

294
static inline int gtt_get_entry64(void *pt,
295 296 297 298 299 300 301 302
		struct intel_gvt_gtt_entry *e,
		unsigned long index, bool hypervisor_access, unsigned long gpa,
		struct intel_vgpu *vgpu)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (WARN_ON(info->gtt_entry_size != 8))
303
		return -EINVAL;
304 305 306 307 308

	if (hypervisor_access) {
		ret = intel_gvt_hypervisor_read_gpa(vgpu, gpa +
				(index << info->gtt_entry_size_shift),
				&e->val64, 8);
309 310
		if (WARN_ON(ret))
			return ret;
311 312 313 314 315
	} else if (!pt) {
		e->val64 = read_pte64(vgpu->gvt->dev_priv, index);
	} else {
		e->val64 = *((u64 *)pt + index);
	}
316
	return 0;
317 318
}

319
static inline int gtt_set_entry64(void *pt,
320 321 322 323 324 325 326 327
		struct intel_gvt_gtt_entry *e,
		unsigned long index, bool hypervisor_access, unsigned long gpa,
		struct intel_vgpu *vgpu)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (WARN_ON(info->gtt_entry_size != 8))
328
		return -EINVAL;
329 330 331 332 333

	if (hypervisor_access) {
		ret = intel_gvt_hypervisor_write_gpa(vgpu, gpa +
				(index << info->gtt_entry_size_shift),
				&e->val64, 8);
334 335
		if (WARN_ON(ret))
			return ret;
336 337 338 339 340
	} else if (!pt) {
		write_pte64(vgpu->gvt->dev_priv, index, e->val64);
	} else {
		*((u64 *)pt + index) = e->val64;
	}
341
	return 0;
342 343 344 345
}

#define GTT_HAW 46

346 347
#define ADDR_1G_MASK	GENMASK_ULL(GTT_HAW - 1, 30)
#define ADDR_2M_MASK	GENMASK_ULL(GTT_HAW - 1, 21)
348
#define ADDR_64K_MASK	GENMASK_ULL(GTT_HAW - 1, 16)
349
#define ADDR_4K_MASK	GENMASK_ULL(GTT_HAW - 1, 12)
350

351 352 353
#define GTT_SPTE_FLAG_MASK GENMASK_ULL(62, 52)
#define GTT_SPTE_FLAG_64K_SPLITED BIT(52) /* splited 64K gtt entry */

354 355 356 357 358
static unsigned long gen8_gtt_get_pfn(struct intel_gvt_gtt_entry *e)
{
	unsigned long pfn;

	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY)
359
		pfn = (e->val64 & ADDR_1G_MASK) >> PAGE_SHIFT;
360
	else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY)
361
		pfn = (e->val64 & ADDR_2M_MASK) >> PAGE_SHIFT;
362 363
	else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY)
		pfn = (e->val64 & ADDR_64K_MASK) >> PAGE_SHIFT;
364
	else
365
		pfn = (e->val64 & ADDR_4K_MASK) >> PAGE_SHIFT;
366 367 368 369 370 371 372
	return pfn;
}

static void gen8_gtt_set_pfn(struct intel_gvt_gtt_entry *e, unsigned long pfn)
{
	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
		e->val64 &= ~ADDR_1G_MASK;
373
		pfn &= (ADDR_1G_MASK >> PAGE_SHIFT);
374 375
	} else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY) {
		e->val64 &= ~ADDR_2M_MASK;
376
		pfn &= (ADDR_2M_MASK >> PAGE_SHIFT);
377 378 379
	} else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY) {
		e->val64 &= ~ADDR_64K_MASK;
		pfn &= (ADDR_64K_MASK >> PAGE_SHIFT);
380 381
	} else {
		e->val64 &= ~ADDR_4K_MASK;
382
		pfn &= (ADDR_4K_MASK >> PAGE_SHIFT);
383 384
	}

385
	e->val64 |= (pfn << PAGE_SHIFT);
386 387 388 389
}

static bool gen8_gtt_test_pse(struct intel_gvt_gtt_entry *e)
{
390
	return !!(e->val64 & _PAGE_PSE);
391 392
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
static bool gen8_gtt_test_ips(struct intel_gvt_gtt_entry *e)
{
	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
		return false;

	return !!(e->val64 & GEN8_PDE_IPS_64K);
}

static void gen8_gtt_clear_ips(struct intel_gvt_gtt_entry *e)
{
	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
		return;

	e->val64 &= ~GEN8_PDE_IPS_64K;
}

409 410 411 412 413 414 415 416 417 418 419
static bool gen8_gtt_test_present(struct intel_gvt_gtt_entry *e)
{
	/*
	 * i915 writes PDP root pointer registers without present bit,
	 * it also works, so we need to treat root pointer entry
	 * specifically.
	 */
	if (e->type == GTT_TYPE_PPGTT_ROOT_L3_ENTRY
			|| e->type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
		return (e->val64 != 0);
	else
420
		return (e->val64 & _PAGE_PRESENT);
421 422 423 424
}

static void gtt_entry_clear_present(struct intel_gvt_gtt_entry *e)
{
425
	e->val64 &= ~_PAGE_PRESENT;
426 427
}

428 429
static void gtt_entry_set_present(struct intel_gvt_gtt_entry *e)
{
430
	e->val64 |= _PAGE_PRESENT;
431 432
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
static bool gen8_gtt_test_64k_splited(struct intel_gvt_gtt_entry *e)
{
	return !!(e->val64 & GTT_SPTE_FLAG_64K_SPLITED);
}

static void gen8_gtt_set_64k_splited(struct intel_gvt_gtt_entry *e)
{
	e->val64 |= GTT_SPTE_FLAG_64K_SPLITED;
}

static void gen8_gtt_clear_64k_splited(struct intel_gvt_gtt_entry *e)
{
	e->val64 &= ~GTT_SPTE_FLAG_64K_SPLITED;
}

448 449 450 451 452
/*
 * Per-platform GMA routines.
 */
static unsigned long gma_to_ggtt_pte_index(unsigned long gma)
{
Z
Zhi Wang 已提交
453
	unsigned long x = (gma >> I915_GTT_PAGE_SHIFT);
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

	trace_gma_index(__func__, gma, x);
	return x;
}

#define DEFINE_PPGTT_GMA_TO_INDEX(prefix, ename, exp) \
static unsigned long prefix##_gma_to_##ename##_index(unsigned long gma) \
{ \
	unsigned long x = (exp); \
	trace_gma_index(__func__, gma, x); \
	return x; \
}

DEFINE_PPGTT_GMA_TO_INDEX(gen8, pte, (gma >> 12 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, pde, (gma >> 21 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, l3_pdp, (gma >> 30 & 0x3));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, l4_pdp, (gma >> 30 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, pml4, (gma >> 39 & 0x1ff));

static struct intel_gvt_gtt_pte_ops gen8_gtt_pte_ops = {
	.get_entry = gtt_get_entry64,
	.set_entry = gtt_set_entry64,
	.clear_present = gtt_entry_clear_present,
477
	.set_present = gtt_entry_set_present,
478 479
	.test_present = gen8_gtt_test_present,
	.test_pse = gen8_gtt_test_pse,
480 481
	.clear_ips = gen8_gtt_clear_ips,
	.test_ips = gen8_gtt_test_ips,
482 483 484
	.clear_64k_splited = gen8_gtt_clear_64k_splited,
	.set_64k_splited = gen8_gtt_set_64k_splited,
	.test_64k_splited = gen8_gtt_test_64k_splited,
485 486 487 488 489 490 491 492 493 494 495 496 497
	.get_pfn = gen8_gtt_get_pfn,
	.set_pfn = gen8_gtt_set_pfn,
};

static struct intel_gvt_gtt_gma_ops gen8_gtt_gma_ops = {
	.gma_to_ggtt_pte_index = gma_to_ggtt_pte_index,
	.gma_to_pte_index = gen8_gma_to_pte_index,
	.gma_to_pde_index = gen8_gma_to_pde_index,
	.gma_to_l3_pdp_index = gen8_gma_to_l3_pdp_index,
	.gma_to_l4_pdp_index = gen8_gma_to_l4_pdp_index,
	.gma_to_pml4_index = gen8_gma_to_pml4_index,
};

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/* Update entry type per pse and ips bit. */
static void update_entry_type_for_real(struct intel_gvt_gtt_pte_ops *pte_ops,
	struct intel_gvt_gtt_entry *entry, bool ips)
{
	switch (entry->type) {
	case GTT_TYPE_PPGTT_PDE_ENTRY:
	case GTT_TYPE_PPGTT_PDP_ENTRY:
		if (pte_ops->test_pse(entry))
			entry->type = get_pse_type(entry->type);
		break;
	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
		if (ips)
			entry->type = get_pse_type(entry->type);
		break;
	default:
		GEM_BUG_ON(!gtt_type_is_entry(entry->type));
	}

	GEM_BUG_ON(entry->type == GTT_TYPE_INVALID);
}

519 520 521
/*
 * MM helpers.
 */
522 523 524
static void _ppgtt_get_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index,
		bool guest)
525
{
526
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
527

528
	GEM_BUG_ON(mm->type != INTEL_GVT_MM_PPGTT);
529

530 531 532 533
	entry->type = mm->ppgtt_mm.root_entry_type;
	pte_ops->get_entry(guest ? mm->ppgtt_mm.guest_pdps :
			   mm->ppgtt_mm.shadow_pdps,
			   entry, index, false, 0, mm->vgpu);
534
	update_entry_type_for_real(pte_ops, entry, false);
535 536
}

537 538
static inline void ppgtt_get_guest_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
539
{
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	_ppgtt_get_root_entry(mm, entry, index, true);
}

static inline void ppgtt_get_shadow_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_get_root_entry(mm, entry, index, false);
}

static void _ppgtt_set_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index,
		bool guest)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	pte_ops->set_entry(guest ? mm->ppgtt_mm.guest_pdps :
			   mm->ppgtt_mm.shadow_pdps,
			   entry, index, false, 0, mm->vgpu);
}

static inline void ppgtt_set_guest_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_set_root_entry(mm, entry, index, true);
}

static inline void ppgtt_set_shadow_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_set_root_entry(mm, entry, index, false);
}

static void ggtt_get_guest_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	entry->type = GTT_TYPE_GGTT_PTE;
	pte_ops->get_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
			   false, 0, mm->vgpu);
}

static void ggtt_set_guest_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	pte_ops->set_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
			   false, 0, mm->vgpu);
}

595 596 597 598 599 600 601 602 603 604
static void ggtt_get_host_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	pte_ops->get_entry(NULL, entry, index, false, 0, mm->vgpu);
}

605 606 607 608 609 610
static void ggtt_set_host_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
611

612
	pte_ops->set_entry(NULL, entry, index, false, 0, mm->vgpu);
613 614 615 616 617
}

/*
 * PPGTT shadow page table helpers.
 */
618
static inline int ppgtt_spt_get_entry(
619 620 621 622 623 624 625
		struct intel_vgpu_ppgtt_spt *spt,
		void *page_table, int type,
		struct intel_gvt_gtt_entry *e, unsigned long index,
		bool guest)
{
	struct intel_gvt *gvt = spt->vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
626
	int ret;
627 628 629 630

	e->type = get_entry_type(type);

	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
631
		return -EINVAL;
632

633
	ret = ops->get_entry(page_table, e, index, guest,
634
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
635
			spt->vgpu);
636 637 638
	if (ret)
		return ret;

639 640
	update_entry_type_for_real(ops, e, guest ?
				   spt->guest_page.pde_ips : false);
641 642 643

	gvt_vdbg_mm("read ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
		    type, e->type, index, e->val64);
644
	return 0;
645 646
}

647
static inline int ppgtt_spt_set_entry(
648 649 650 651 652 653 654 655 656
		struct intel_vgpu_ppgtt_spt *spt,
		void *page_table, int type,
		struct intel_gvt_gtt_entry *e, unsigned long index,
		bool guest)
{
	struct intel_gvt *gvt = spt->vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;

	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
657
		return -EINVAL;
658

659 660 661
	gvt_vdbg_mm("set ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
		    type, e->type, index, e->val64);

662
	return ops->set_entry(page_table, e, index, guest,
663
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
664 665 666 667 668
			spt->vgpu);
}

#define ppgtt_get_guest_entry(spt, e, index) \
	ppgtt_spt_get_entry(spt, NULL, \
669
		spt->guest_page.type, e, index, true)
670 671 672

#define ppgtt_set_guest_entry(spt, e, index) \
	ppgtt_spt_set_entry(spt, NULL, \
673
		spt->guest_page.type, e, index, true)
674 675 676 677 678 679 680 681 682

#define ppgtt_get_shadow_entry(spt, e, index) \
	ppgtt_spt_get_entry(spt, spt->shadow_page.vaddr, \
		spt->shadow_page.type, e, index, false)

#define ppgtt_set_shadow_entry(spt, e, index) \
	ppgtt_spt_set_entry(spt, spt->shadow_page.vaddr, \
		spt->shadow_page.type, e, index, false)

683
static void *alloc_spt(gfp_t gfp_mask)
684
{
685
	struct intel_vgpu_ppgtt_spt *spt;
686

687 688 689
	spt = kzalloc(sizeof(*spt), gfp_mask);
	if (!spt)
		return NULL;
690

691 692 693 694 695 696
	spt->shadow_page.page = alloc_page(gfp_mask);
	if (!spt->shadow_page.page) {
		kfree(spt);
		return NULL;
	}
	return spt;
697 698
}

699
static void free_spt(struct intel_vgpu_ppgtt_spt *spt)
700
{
701 702
	__free_page(spt->shadow_page.page);
	kfree(spt);
703 704
}

705 706 707
static int detach_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page);

708
static void ppgtt_free_spt(struct intel_vgpu_ppgtt_spt *spt)
709
{
710
	struct device *kdev = &spt->vgpu->gvt->dev_priv->drm.pdev->dev;
711

712
	trace_spt_free(spt->vgpu->id, spt, spt->guest_page.type);
713

714 715
	dma_unmap_page(kdev, spt->shadow_page.mfn << I915_GTT_PAGE_SHIFT, 4096,
		       PCI_DMA_BIDIRECTIONAL);
716 717

	radix_tree_delete(&spt->vgpu->gtt.spt_tree, spt->shadow_page.mfn);
718

719 720
	if (spt->guest_page.oos_page)
		detach_oos_page(spt->vgpu, spt->guest_page.oos_page);
721

722
	intel_vgpu_unregister_page_track(spt->vgpu, spt->guest_page.gfn);
723 724 725 726 727

	list_del_init(&spt->post_shadow_list);
	free_spt(spt);
}

728
static void ppgtt_free_all_spt(struct intel_vgpu *vgpu)
729
{
730
	struct intel_vgpu_ppgtt_spt *spt;
731 732
	struct radix_tree_iter iter;
	void **slot;
733

734 735
	radix_tree_for_each_slot(slot, &vgpu->gtt.spt_tree, &iter, 0) {
		spt = radix_tree_deref_slot(slot);
736
		ppgtt_free_spt(spt);
737
	}
738 739
}

740
static int ppgtt_handle_guest_write_page_table_bytes(
741
		struct intel_vgpu_ppgtt_spt *spt,
742 743
		u64 pa, void *p_data, int bytes);

744 745 746
static int ppgtt_write_protection_handler(
		struct intel_vgpu_page_track *page_track,
		u64 gpa, void *data, int bytes)
747
{
748 749
	struct intel_vgpu_ppgtt_spt *spt = page_track->priv_data;

750 751 752 753 754
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

755
	ret = ppgtt_handle_guest_write_page_table_bytes(spt, gpa, data, bytes);
756 757 758 759 760
	if (ret)
		return ret;
	return ret;
}

761 762 763 764 765 766
/* Find a spt by guest gfn. */
static struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_gfn(
		struct intel_vgpu *vgpu, unsigned long gfn)
{
	struct intel_vgpu_page_track *track;

767 768 769
	track = intel_vgpu_find_page_track(vgpu, gfn);
	if (track && track->handler == ppgtt_write_protection_handler)
		return track->priv_data;
770 771 772 773 774

	return NULL;
}

/* Find the spt by shadow page mfn. */
775
static inline struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_mfn(
776 777
		struct intel_vgpu *vgpu, unsigned long mfn)
{
778
	return radix_tree_lookup(&vgpu->gtt.spt_tree, mfn);
779 780
}

781
static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt);
782

783
static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_spt(
784 785
		struct intel_vgpu *vgpu, int type, unsigned long gfn,
		bool guest_pde_ips)
786
{
787
	struct device *kdev = &vgpu->gvt->dev_priv->drm.pdev->dev;
788
	struct intel_vgpu_ppgtt_spt *spt = NULL;
789
	dma_addr_t daddr;
790
	int ret;
791 792 793 794

retry:
	spt = alloc_spt(GFP_KERNEL | __GFP_ZERO);
	if (!spt) {
795
		if (reclaim_one_ppgtt_mm(vgpu->gvt))
796 797
			goto retry;

798
		gvt_vgpu_err("fail to allocate ppgtt shadow page\n");
799 800 801 802 803 804 805 806
		return ERR_PTR(-ENOMEM);
	}

	spt->vgpu = vgpu;
	atomic_set(&spt->refcount, 1);
	INIT_LIST_HEAD(&spt->post_shadow_list);

	/*
807
	 * Init shadow_page.
808
	 */
809 810 811 812 813
	spt->shadow_page.type = type;
	daddr = dma_map_page(kdev, spt->shadow_page.page,
			     0, 4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(kdev, daddr)) {
		gvt_vgpu_err("fail to map dma addr\n");
814 815
		ret = -EINVAL;
		goto err_free_spt;
816
	}
817 818
	spt->shadow_page.vaddr = page_address(spt->shadow_page.page);
	spt->shadow_page.mfn = daddr >> I915_GTT_PAGE_SHIFT;
819

820 821 822 823 824
	/*
	 * Init guest_page.
	 */
	spt->guest_page.type = type;
	spt->guest_page.gfn = gfn;
825
	spt->guest_page.pde_ips = guest_pde_ips;
826

827 828
	ret = intel_vgpu_register_page_track(vgpu, spt->guest_page.gfn,
					ppgtt_write_protection_handler, spt);
829 830
	if (ret)
		goto err_unmap_dma;
831

832 833 834
	ret = radix_tree_insert(&vgpu->gtt.spt_tree, spt->shadow_page.mfn, spt);
	if (ret)
		goto err_unreg_page_track;
835

836 837
	trace_spt_alloc(vgpu->id, spt, type, spt->shadow_page.mfn, gfn);
	return spt;
838 839 840 841 842 843 844 845

err_unreg_page_track:
	intel_vgpu_unregister_page_track(vgpu, spt->guest_page.gfn);
err_unmap_dma:
	dma_unmap_page(kdev, daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
err_free_spt:
	free_spt(spt);
	return ERR_PTR(ret);
846 847 848 849 850 851
}

#define pt_entry_size_shift(spt) \
	((spt)->vgpu->gvt->device_info.gtt_entry_size_shift)

#define pt_entries(spt) \
Z
Zhi Wang 已提交
852
	(I915_GTT_PAGE_SIZE >> pt_entry_size_shift(spt))
853 854 855

#define for_each_present_guest_entry(spt, e, i) \
	for (i = 0; i < pt_entries(spt); i++) \
856 857
		if (!ppgtt_get_guest_entry(spt, e, i) && \
		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
858 859 860

#define for_each_present_shadow_entry(spt, e, i) \
	for (i = 0; i < pt_entries(spt); i++) \
861 862
		if (!ppgtt_get_shadow_entry(spt, e, i) && \
		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
863

864
static void ppgtt_get_spt(struct intel_vgpu_ppgtt_spt *spt)
865 866 867 868 869 870 871 872
{
	int v = atomic_read(&spt->refcount);

	trace_spt_refcount(spt->vgpu->id, "inc", spt, v, (v + 1));

	atomic_inc(&spt->refcount);
}

873
static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt);
874

875
static int ppgtt_invalidate_spt_by_shadow_entry(struct intel_vgpu *vgpu,
876 877 878 879
		struct intel_gvt_gtt_entry *e)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_vgpu_ppgtt_spt *s;
880
	intel_gvt_gtt_type_t cur_pt_type;
881

882
	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(e->type)));
883

884 885 886 887 888 889 890
	if (e->type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY
		&& e->type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
		cur_pt_type = get_next_pt_type(e->type) + 1;
		if (ops->get_pfn(e) ==
			vgpu->gtt.scratch_pt[cur_pt_type].page_mfn)
			return 0;
	}
891
	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
892
	if (!s) {
893 894
		gvt_vgpu_err("fail to find shadow page: mfn: 0x%lx\n",
				ops->get_pfn(e));
895 896
		return -ENXIO;
	}
897
	return ppgtt_invalidate_spt(s);
898 899
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static inline void ppgtt_invalidate_pte(struct intel_vgpu_ppgtt_spt *spt,
		struct intel_gvt_gtt_entry *entry)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	unsigned long pfn;
	int type;

	pfn = ops->get_pfn(entry);
	type = spt->shadow_page.type;

	if (pfn == vgpu->gtt.scratch_pt[type].page_mfn)
		return;

	intel_gvt_hypervisor_dma_unmap_guest_page(vgpu, pfn << PAGE_SHIFT);
}

917
static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt)
918
{
919
	struct intel_vgpu *vgpu = spt->vgpu;
920 921 922 923 924 925
	struct intel_gvt_gtt_entry e;
	unsigned long index;
	int ret;
	int v = atomic_read(&spt->refcount);

	trace_spt_change(spt->vgpu->id, "die", spt,
926
			spt->guest_page.gfn, spt->shadow_page.type);
927 928 929 930 931 932 933

	trace_spt_refcount(spt->vgpu->id, "dec", spt, v, (v - 1));

	if (atomic_dec_return(&spt->refcount) > 0)
		return 0;

	for_each_present_shadow_entry(spt, &e, index) {
934 935 936
		switch (e.type) {
		case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
			gvt_vdbg_mm("invalidate 4K entry\n");
937 938
			ppgtt_invalidate_pte(spt, &e);
			break;
939
		case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
940 941
		case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
		case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
942
			WARN(1, "GVT doesn't support 64K/2M/1GB page\n");
943 944 945 946 947
			continue;
		case GTT_TYPE_PPGTT_PML4_ENTRY:
		case GTT_TYPE_PPGTT_PDP_ENTRY:
		case GTT_TYPE_PPGTT_PDE_ENTRY:
			gvt_vdbg_mm("invalidate PMUL4/PDP/PDE entry\n");
948
			ret = ppgtt_invalidate_spt_by_shadow_entry(
949 950 951 952 953 954
					spt->vgpu, &e);
			if (ret)
				goto fail;
			break;
		default:
			GEM_BUG_ON(1);
955 956
		}
	}
957

958
	trace_spt_change(spt->vgpu->id, "release", spt,
959
			 spt->guest_page.gfn, spt->shadow_page.type);
960
	ppgtt_free_spt(spt);
961 962
	return 0;
fail:
963 964
	gvt_vgpu_err("fail: shadow page %p shadow entry 0x%llx type %d\n",
			spt, e.val64, e.type);
965 966 967
	return ret;
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
static bool vgpu_ips_enabled(struct intel_vgpu *vgpu)
{
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;

	if (INTEL_GEN(dev_priv) == 9 || INTEL_GEN(dev_priv) == 10) {
		u32 ips = vgpu_vreg_t(vgpu, GEN8_GAMW_ECO_DEV_RW_IA) &
			GAMW_ECO_ENABLE_64K_IPS_FIELD;

		return ips == GAMW_ECO_ENABLE_64K_IPS_FIELD;
	} else if (INTEL_GEN(dev_priv) >= 11) {
		/* 64K paging only controlled by IPS bit in PTE now. */
		return true;
	} else
		return false;
}

984
static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt);
985

986
static struct intel_vgpu_ppgtt_spt *ppgtt_populate_spt_by_guest_entry(
987 988 989
		struct intel_vgpu *vgpu, struct intel_gvt_gtt_entry *we)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
990
	struct intel_vgpu_ppgtt_spt *spt = NULL;
991
	bool ips = false;
992 993
	int ret;

994
	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(we->type)));
995

996 997
	spt = intel_vgpu_find_spt_by_gfn(vgpu, ops->get_pfn(we));
	if (spt)
998
		ppgtt_get_spt(spt);
999
	else {
1000 1001
		int type = get_next_pt_type(we->type);

1002 1003 1004 1005
		if (we->type == GTT_TYPE_PPGTT_PDE_ENTRY)
			ips = vgpu_ips_enabled(vgpu) && ops->test_ips(we);

		spt = ppgtt_alloc_spt(vgpu, type, ops->get_pfn(we), ips);
1006 1007
		if (IS_ERR(spt)) {
			ret = PTR_ERR(spt);
1008 1009 1010
			goto fail;
		}

1011
		ret = intel_vgpu_enable_page_track(vgpu, spt->guest_page.gfn);
1012 1013 1014
		if (ret)
			goto fail;

1015
		ret = ppgtt_populate_spt(spt);
1016 1017 1018
		if (ret)
			goto fail;

1019 1020
		trace_spt_change(vgpu->id, "new", spt, spt->guest_page.gfn,
				 spt->shadow_page.type);
1021
	}
1022
	return spt;
1023
fail:
1024
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1025
		     spt, we->val64, we->type);
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	return ERR_PTR(ret);
}

static inline void ppgtt_generate_shadow_entry(struct intel_gvt_gtt_entry *se,
		struct intel_vgpu_ppgtt_spt *s, struct intel_gvt_gtt_entry *ge)
{
	struct intel_gvt_gtt_pte_ops *ops = s->vgpu->gvt->gtt.pte_ops;

	se->type = ge->type;
	se->val64 = ge->val64;

	ops->set_pfn(se, s->shadow_page.mfn);
}

1040 1041 1042 1043 1044 1045
static int ppgtt_populate_shadow_entry(struct intel_vgpu *vgpu,
	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
	struct intel_gvt_gtt_entry *ge)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	struct intel_gvt_gtt_entry se = *ge;
1046 1047 1048
	unsigned long gfn;
	dma_addr_t dma_addr;
	int ret;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058

	if (!pte_ops->test_present(ge))
		return 0;

	gfn = pte_ops->get_pfn(ge);

	switch (ge->type) {
	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
		gvt_vdbg_mm("shadow 4K gtt entry\n");
		break;
1059
	case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
1060 1061
	case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
	case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
1062
		gvt_vgpu_err("GVT doesn't support 64K/2M/1GB entry\n");
1063 1064 1065 1066 1067 1068
		return -EINVAL;
	default:
		GEM_BUG_ON(1);
	};

	/* direct shadow */
1069 1070
	ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn, &dma_addr);
	if (ret)
1071 1072
		return -ENXIO;

1073
	pte_ops->set_pfn(&se, dma_addr >> PAGE_SHIFT);
1074 1075 1076 1077
	ppgtt_set_shadow_entry(spt, &se, index);
	return 0;
}

1078
static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt)
1079 1080
{
	struct intel_vgpu *vgpu = spt->vgpu;
1081 1082
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1083 1084
	struct intel_vgpu_ppgtt_spt *s;
	struct intel_gvt_gtt_entry se, ge;
1085
	unsigned long gfn, i;
1086 1087 1088
	int ret;

	trace_spt_change(spt->vgpu->id, "born", spt,
1089
			 spt->guest_page.gfn, spt->shadow_page.type);
1090

1091 1092
	for_each_present_guest_entry(spt, &ge, i) {
		if (gtt_type_is_pt(get_next_pt_type(ge.type))) {
1093
			s = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1094 1095 1096 1097 1098 1099 1100 1101
			if (IS_ERR(s)) {
				ret = PTR_ERR(s);
				goto fail;
			}
			ppgtt_get_shadow_entry(spt, &se, i);
			ppgtt_generate_shadow_entry(&se, s, &ge);
			ppgtt_set_shadow_entry(spt, &se, i);
		} else {
1102
			gfn = ops->get_pfn(&ge);
1103
			if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
1104
				ops->set_pfn(&se, gvt->gtt.scratch_mfn);
1105 1106 1107
				ppgtt_set_shadow_entry(spt, &se, i);
				continue;
			}
1108

1109 1110 1111
			ret = ppgtt_populate_shadow_entry(vgpu, spt, i, &ge);
			if (ret)
				goto fail;
1112 1113 1114 1115
		}
	}
	return 0;
fail:
1116 1117
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
			spt, ge.val64, ge.type);
1118 1119 1120
	return ret;
}

1121
static int ppgtt_handle_guest_entry_removal(struct intel_vgpu_ppgtt_spt *spt,
1122
		struct intel_gvt_gtt_entry *se, unsigned long index)
1123 1124 1125 1126 1127
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	int ret;

1128 1129
	trace_spt_guest_change(spt->vgpu->id, "remove", spt,
			       spt->shadow_page.type, se->val64, index);
1130

1131 1132 1133
	gvt_vdbg_mm("destroy old shadow entry, type %d, index %lu, value %llx\n",
		    se->type, index, se->val64);

1134
	if (!ops->test_present(se))
1135 1136
		return 0;

1137 1138
	if (ops->get_pfn(se) ==
	    vgpu->gtt.scratch_pt[spt->shadow_page.type].page_mfn)
1139 1140
		return 0;

1141
	if (gtt_type_is_pt(get_next_pt_type(se->type))) {
1142
		struct intel_vgpu_ppgtt_spt *s =
1143
			intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(se));
1144
		if (!s) {
1145
			gvt_vgpu_err("fail to find guest page\n");
1146 1147 1148
			ret = -ENXIO;
			goto fail;
		}
1149
		ret = ppgtt_invalidate_spt(s);
1150 1151
		if (ret)
			goto fail;
1152 1153 1154
	} else
		ppgtt_invalidate_pte(spt, se);

1155 1156
	return 0;
fail:
1157
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1158
			spt, se->val64, se->type);
1159 1160 1161
	return ret;
}

1162
static int ppgtt_handle_guest_entry_add(struct intel_vgpu_ppgtt_spt *spt,
1163 1164 1165 1166 1167 1168 1169
		struct intel_gvt_gtt_entry *we, unsigned long index)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_entry m;
	struct intel_vgpu_ppgtt_spt *s;
	int ret;

1170 1171
	trace_spt_guest_change(spt->vgpu->id, "add", spt, spt->shadow_page.type,
			       we->val64, index);
1172

1173 1174 1175
	gvt_vdbg_mm("add shadow entry: type %d, index %lu, value %llx\n",
		    we->type, index, we->val64);

1176
	if (gtt_type_is_pt(get_next_pt_type(we->type))) {
1177
		s = ppgtt_populate_spt_by_guest_entry(vgpu, we);
1178 1179 1180 1181 1182 1183 1184 1185
		if (IS_ERR(s)) {
			ret = PTR_ERR(s);
			goto fail;
		}
		ppgtt_get_shadow_entry(spt, &m, index);
		ppgtt_generate_shadow_entry(&m, s, we);
		ppgtt_set_shadow_entry(spt, &m, index);
	} else {
1186
		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, we);
1187 1188 1189 1190 1191
		if (ret)
			goto fail;
	}
	return 0;
fail:
1192 1193
	gvt_vgpu_err("fail: spt %p guest entry 0x%llx type %d\n",
		spt, we->val64, we->type);
1194 1195 1196 1197 1198 1199 1200 1201 1202
	return ret;
}

static int sync_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1203
	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1204
	struct intel_gvt_gtt_entry old, new;
1205 1206 1207 1208
	int index;
	int ret;

	trace_oos_change(vgpu->id, "sync", oos_page->id,
1209
			 spt, spt->guest_page.type);
1210

1211
	old.type = new.type = get_entry_type(spt->guest_page.type);
1212 1213
	old.val64 = new.val64 = 0;

Z
Zhi Wang 已提交
1214 1215
	for (index = 0; index < (I915_GTT_PAGE_SIZE >>
				info->gtt_entry_size_shift); index++) {
1216 1217
		ops->get_entry(oos_page->mem, &old, index, false, 0, vgpu);
		ops->get_entry(NULL, &new, index, true,
1218
			       spt->guest_page.gfn << PAGE_SHIFT, vgpu);
1219 1220 1221 1222 1223 1224

		if (old.val64 == new.val64
			&& !test_and_clear_bit(index, spt->post_shadow_bitmap))
			continue;

		trace_oos_sync(vgpu->id, oos_page->id,
1225
				spt, spt->guest_page.type,
1226 1227
				new.val64, index);

1228
		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, &new);
1229 1230 1231 1232 1233 1234
		if (ret)
			return ret;

		ops->set_entry(oos_page->mem, &new, index, false, 0, vgpu);
	}

1235
	spt->guest_page.write_cnt = 0;
1236 1237 1238 1239 1240 1241 1242 1243
	list_del_init(&spt->post_shadow_list);
	return 0;
}

static int detach_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page)
{
	struct intel_gvt *gvt = vgpu->gvt;
1244
	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1245 1246

	trace_oos_change(vgpu->id, "detach", oos_page->id,
1247
			 spt, spt->guest_page.type);
1248

1249 1250 1251
	spt->guest_page.write_cnt = 0;
	spt->guest_page.oos_page = NULL;
	oos_page->spt = NULL;
1252 1253 1254 1255 1256 1257 1258

	list_del_init(&oos_page->vm_list);
	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_free_list_head);

	return 0;
}

1259 1260
static int attach_oos_page(struct intel_vgpu_oos_page *oos_page,
		struct intel_vgpu_ppgtt_spt *spt)
1261
{
1262
	struct intel_gvt *gvt = spt->vgpu->gvt;
1263 1264
	int ret;

1265 1266
	ret = intel_gvt_hypervisor_read_gpa(spt->vgpu,
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
Z
Zhi Wang 已提交
1267
			oos_page->mem, I915_GTT_PAGE_SIZE);
1268 1269 1270
	if (ret)
		return ret;

1271 1272
	oos_page->spt = spt;
	spt->guest_page.oos_page = oos_page;
1273 1274 1275

	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_use_list_head);

1276 1277
	trace_oos_change(spt->vgpu->id, "attach", oos_page->id,
			 spt, spt->guest_page.type);
1278 1279 1280
	return 0;
}

1281
static int ppgtt_set_guest_page_sync(struct intel_vgpu_ppgtt_spt *spt)
1282
{
1283
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1284 1285
	int ret;

1286
	ret = intel_vgpu_enable_page_track(spt->vgpu, spt->guest_page.gfn);
1287 1288 1289
	if (ret)
		return ret;

1290 1291
	trace_oos_change(spt->vgpu->id, "set page sync", oos_page->id,
			 spt, spt->guest_page.type);
1292

1293 1294
	list_del_init(&oos_page->vm_list);
	return sync_oos_page(spt->vgpu, oos_page);
1295 1296
}

1297
static int ppgtt_allocate_oos_page(struct intel_vgpu_ppgtt_spt *spt)
1298
{
1299
	struct intel_gvt *gvt = spt->vgpu->gvt;
1300
	struct intel_gvt_gtt *gtt = &gvt->gtt;
1301
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1302 1303 1304 1305 1306 1307 1308
	int ret;

	WARN(oos_page, "shadow PPGTT page has already has a oos page\n");

	if (list_empty(&gtt->oos_page_free_list_head)) {
		oos_page = container_of(gtt->oos_page_use_list_head.next,
			struct intel_vgpu_oos_page, list);
1309
		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1310 1311
		if (ret)
			return ret;
1312
		ret = detach_oos_page(spt->vgpu, oos_page);
1313 1314 1315 1316 1317
		if (ret)
			return ret;
	} else
		oos_page = container_of(gtt->oos_page_free_list_head.next,
			struct intel_vgpu_oos_page, list);
1318
	return attach_oos_page(oos_page, spt);
1319 1320
}

1321
static int ppgtt_set_guest_page_oos(struct intel_vgpu_ppgtt_spt *spt)
1322
{
1323
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1324 1325 1326 1327

	if (WARN(!oos_page, "shadow PPGTT page should have a oos page\n"))
		return -EINVAL;

1328 1329
	trace_oos_change(spt->vgpu->id, "set page out of sync", oos_page->id,
			 spt, spt->guest_page.type);
1330

1331
	list_add_tail(&oos_page->vm_list, &spt->vgpu->gtt.oos_page_list_head);
1332
	return intel_vgpu_disable_page_track(spt->vgpu, spt->guest_page.gfn);
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
}

/**
 * intel_vgpu_sync_oos_pages - sync all the out-of-synced shadow for vGPU
 * @vgpu: a vGPU
 *
 * This function is called before submitting a guest workload to host,
 * to sync all the out-of-synced shadow for vGPU
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_oos_page *oos_page;
	int ret;

	if (!enable_out_of_sync)
		return 0;

	list_for_each_safe(pos, n, &vgpu->gtt.oos_page_list_head) {
		oos_page = container_of(pos,
				struct intel_vgpu_oos_page, vm_list);
1357
		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
		if (ret)
			return ret;
	}
	return 0;
}

/*
 * The heart of PPGTT shadow page table.
 */
static int ppgtt_handle_guest_write_page_table(
1368
		struct intel_vgpu_ppgtt_spt *spt,
1369 1370 1371
		struct intel_gvt_gtt_entry *we, unsigned long index)
{
	struct intel_vgpu *vgpu = spt->vgpu;
1372
	int type = spt->shadow_page.type;
1373
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1374
	struct intel_gvt_gtt_entry old_se;
1375
	int new_present;
1376
	int ret;
1377 1378 1379

	new_present = ops->test_present(we);

1380 1381 1382 1383 1384
	/*
	 * Adding the new entry first and then removing the old one, that can
	 * guarantee the ppgtt table is validated during the window between
	 * adding and removal.
	 */
1385
	ppgtt_get_shadow_entry(spt, &old_se, index);
1386 1387

	if (new_present) {
1388
		ret = ppgtt_handle_guest_entry_add(spt, we, index);
1389 1390 1391
		if (ret)
			goto fail;
	}
1392

1393
	ret = ppgtt_handle_guest_entry_removal(spt, &old_se, index);
1394 1395 1396 1397
	if (ret)
		goto fail;

	if (!new_present) {
1398 1399
		ops->set_pfn(&old_se, vgpu->gtt.scratch_pt[type].page_mfn);
		ppgtt_set_shadow_entry(spt, &old_se, index);
1400 1401
	}

1402 1403
	return 0;
fail:
1404 1405
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d.\n",
			spt, we->val64, we->type);
1406 1407 1408
	return ret;
}

1409 1410


1411
static inline bool can_do_out_of_sync(struct intel_vgpu_ppgtt_spt *spt)
1412 1413
{
	return enable_out_of_sync
1414 1415
		&& gtt_type_is_pte_pt(spt->guest_page.type)
		&& spt->guest_page.write_cnt >= 2;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
}

static void ppgtt_set_post_shadow(struct intel_vgpu_ppgtt_spt *spt,
		unsigned long index)
{
	set_bit(index, spt->post_shadow_bitmap);
	if (!list_empty(&spt->post_shadow_list))
		return;

	list_add_tail(&spt->post_shadow_list,
			&spt->vgpu->gtt.post_shadow_list_head);
}

/**
 * intel_vgpu_flush_post_shadow - flush the post shadow transactions
 * @vgpu: a vGPU
 *
 * This function is called before submitting a guest workload to host,
 * to flush all the post shadows for a vGPU.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_ppgtt_spt *spt;
1443
	struct intel_gvt_gtt_entry ge;
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	unsigned long index;
	int ret;

	list_for_each_safe(pos, n, &vgpu->gtt.post_shadow_list_head) {
		spt = container_of(pos, struct intel_vgpu_ppgtt_spt,
				post_shadow_list);

		for_each_set_bit(index, spt->post_shadow_bitmap,
				GTT_ENTRY_NUM_IN_ONE_PAGE) {
			ppgtt_get_guest_entry(spt, &ge, index);

1455 1456
			ret = ppgtt_handle_guest_write_page_table(spt,
							&ge, index);
1457 1458 1459 1460 1461 1462 1463 1464 1465
			if (ret)
				return ret;
			clear_bit(index, spt->post_shadow_bitmap);
		}
		list_del_init(&spt->post_shadow_list);
	}
	return 0;
}

1466
static int ppgtt_handle_guest_write_page_table_bytes(
1467
		struct intel_vgpu_ppgtt_spt *spt,
1468 1469 1470 1471 1472
		u64 pa, void *p_data, int bytes)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1473
	struct intel_gvt_gtt_entry we, se;
1474 1475 1476 1477 1478 1479 1480 1481
	unsigned long index;
	int ret;

	index = (pa & (PAGE_SIZE - 1)) >> info->gtt_entry_size_shift;

	ppgtt_get_guest_entry(spt, &we, index);

	if (bytes == info->gtt_entry_size) {
1482
		ret = ppgtt_handle_guest_write_page_table(spt, &we, index);
1483 1484 1485 1486
		if (ret)
			return ret;
	} else {
		if (!test_bit(index, spt->post_shadow_bitmap)) {
1487 1488
			int type = spt->shadow_page.type;

1489
			ppgtt_get_shadow_entry(spt, &se, index);
1490
			ret = ppgtt_handle_guest_entry_removal(spt, &se, index);
1491 1492
			if (ret)
				return ret;
1493 1494
			ops->set_pfn(&se, vgpu->gtt.scratch_pt[type].page_mfn);
			ppgtt_set_shadow_entry(spt, &se, index);
1495 1496 1497 1498 1499 1500 1501
		}
		ppgtt_set_post_shadow(spt, index);
	}

	if (!enable_out_of_sync)
		return 0;

1502
	spt->guest_page.write_cnt++;
1503

1504 1505
	if (spt->guest_page.oos_page)
		ops->set_entry(spt->guest_page.oos_page->mem, &we, index,
1506 1507
				false, 0, vgpu);

1508 1509 1510
	if (can_do_out_of_sync(spt)) {
		if (!spt->guest_page.oos_page)
			ppgtt_allocate_oos_page(spt);
1511

1512
		ret = ppgtt_set_guest_page_oos(spt);
1513 1514 1515 1516 1517 1518
		if (ret < 0)
			return ret;
	}
	return 0;
}

1519
static void invalidate_ppgtt_mm(struct intel_vgpu_mm *mm)
1520 1521 1522 1523 1524 1525
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
	struct intel_gvt_gtt_entry se;
1526
	int index;
1527

1528
	if (!mm->ppgtt_mm.shadowed)
1529 1530
		return;

1531 1532 1533
	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.shadow_pdps); index++) {
		ppgtt_get_shadow_root_entry(mm, &se, index);

1534 1535
		if (!ops->test_present(&se))
			continue;
1536

1537
		ppgtt_invalidate_spt_by_shadow_entry(vgpu, &se);
1538
		se.val64 = 0;
1539
		ppgtt_set_shadow_root_entry(mm, &se, index);
1540

1541 1542
		trace_spt_guest_change(vgpu->id, "destroy root pointer",
				       NULL, se.type, se.val64, index);
1543 1544
	}

1545
	mm->ppgtt_mm.shadowed = false;
1546 1547
}

1548 1549

static int shadow_ppgtt_mm(struct intel_vgpu_mm *mm)
1550 1551 1552 1553 1554 1555 1556
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
	struct intel_vgpu_ppgtt_spt *spt;
	struct intel_gvt_gtt_entry ge, se;
1557
	int index, ret;
1558

1559
	if (mm->ppgtt_mm.shadowed)
1560 1561
		return 0;

1562 1563 1564 1565
	mm->ppgtt_mm.shadowed = true;

	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.guest_pdps); index++) {
		ppgtt_get_guest_root_entry(mm, &ge, index);
1566 1567 1568 1569

		if (!ops->test_present(&ge))
			continue;

1570 1571
		trace_spt_guest_change(vgpu->id, __func__, NULL,
				       ge.type, ge.val64, index);
1572

1573
		spt = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1574
		if (IS_ERR(spt)) {
1575
			gvt_vgpu_err("fail to populate guest root pointer\n");
1576 1577 1578 1579
			ret = PTR_ERR(spt);
			goto fail;
		}
		ppgtt_generate_shadow_entry(&se, spt, &ge);
1580
		ppgtt_set_shadow_root_entry(mm, &se, index);
1581

1582 1583
		trace_spt_guest_change(vgpu->id, "populate root pointer",
				       NULL, se.type, se.val64, index);
1584
	}
1585

1586 1587
	return 0;
fail:
1588
	invalidate_ppgtt_mm(mm);
1589 1590 1591
	return ret;
}

1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
static struct intel_vgpu_mm *vgpu_alloc_mm(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_mm *mm;

	mm = kzalloc(sizeof(*mm), GFP_KERNEL);
	if (!mm)
		return NULL;

	mm->vgpu = vgpu;
	kref_init(&mm->ref);
	atomic_set(&mm->pincount, 0);

	return mm;
}

static void vgpu_free_mm(struct intel_vgpu_mm *mm)
{
	kfree(mm);
}

1612
/**
1613
 * intel_vgpu_create_ppgtt_mm - create a ppgtt mm object for a vGPU
1614
 * @vgpu: a vGPU
1615 1616
 * @root_entry_type: ppgtt root entry type
 * @pdps: guest pdps.
1617
 *
1618
 * This function is used to create a ppgtt mm object for a vGPU.
1619 1620 1621 1622
 *
 * Returns:
 * Zero on success, negative error code in pointer if failed.
 */
1623 1624
struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
		intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
1625 1626 1627 1628 1629
{
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_vgpu_mm *mm;
	int ret;

1630 1631 1632
	mm = vgpu_alloc_mm(vgpu);
	if (!mm)
		return ERR_PTR(-ENOMEM);
1633

1634
	mm->type = INTEL_GVT_MM_PPGTT;
1635

1636 1637 1638
	GEM_BUG_ON(root_entry_type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY &&
		   root_entry_type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY);
	mm->ppgtt_mm.root_entry_type = root_entry_type;
1639

1640 1641
	INIT_LIST_HEAD(&mm->ppgtt_mm.list);
	INIT_LIST_HEAD(&mm->ppgtt_mm.lru_list);
1642

1643 1644 1645 1646 1647
	if (root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
		mm->ppgtt_mm.guest_pdps[0] = pdps[0];
	else
		memcpy(mm->ppgtt_mm.guest_pdps, pdps,
		       sizeof(mm->ppgtt_mm.guest_pdps));
1648

1649
	ret = shadow_ppgtt_mm(mm);
1650
	if (ret) {
1651 1652 1653
		gvt_vgpu_err("failed to shadow ppgtt mm\n");
		vgpu_free_mm(mm);
		return ERR_PTR(ret);
1654 1655
	}

1656 1657 1658 1659
	list_add_tail(&mm->ppgtt_mm.list, &vgpu->gtt.ppgtt_mm_list_head);
	list_add_tail(&mm->ppgtt_mm.lru_list, &gvt->gtt.ppgtt_mm_lru_list_head);
	return mm;
}
1660

1661 1662 1663 1664
static struct intel_vgpu_mm *intel_vgpu_create_ggtt_mm(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_mm *mm;
	unsigned long nr_entries;
1665

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	mm = vgpu_alloc_mm(vgpu);
	if (!mm)
		return ERR_PTR(-ENOMEM);

	mm->type = INTEL_GVT_MM_GGTT;

	nr_entries = gvt_ggtt_gm_sz(vgpu->gvt) >> I915_GTT_PAGE_SHIFT;
	mm->ggtt_mm.virtual_ggtt = vzalloc(nr_entries *
					vgpu->gvt->device_info.gtt_entry_size);
	if (!mm->ggtt_mm.virtual_ggtt) {
		vgpu_free_mm(mm);
		return ERR_PTR(-ENOMEM);
1678
	}
1679

1680
	return mm;
1681 1682 1683
}

/**
1684
 * _intel_vgpu_mm_release - destroy a mm object
1685 1686 1687 1688 1689
 * @mm_ref: a kref object
 *
 * This function is used to destroy a mm object for vGPU
 *
 */
1690
void _intel_vgpu_mm_release(struct kref *mm_ref)
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
{
	struct intel_vgpu_mm *mm = container_of(mm_ref, typeof(*mm), ref);

	if (GEM_WARN_ON(atomic_read(&mm->pincount)))
		gvt_err("vgpu mm pin count bug detected\n");

	if (mm->type == INTEL_GVT_MM_PPGTT) {
		list_del(&mm->ppgtt_mm.list);
		list_del(&mm->ppgtt_mm.lru_list);
		invalidate_ppgtt_mm(mm);
	} else {
		vfree(mm->ggtt_mm.virtual_ggtt);
	}

	vgpu_free_mm(mm);
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
}

/**
 * intel_vgpu_unpin_mm - decrease the pin count of a vGPU mm object
 * @mm: a vGPU mm object
 *
 * This function is called when user doesn't want to use a vGPU mm object
 */
void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm)
{
	atomic_dec(&mm->pincount);
}

/**
 * intel_vgpu_pin_mm - increase the pin count of a vGPU mm object
 * @vgpu: a vGPU
 *
 * This function is called when user wants to use a vGPU mm object. If this
 * mm object hasn't been shadowed yet, the shadow will be populated at this
 * time.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm)
{
	int ret;

1734
	atomic_inc(&mm->pincount);
1735

1736 1737
	if (mm->type == INTEL_GVT_MM_PPGTT) {
		ret = shadow_ppgtt_mm(mm);
1738 1739
		if (ret)
			return ret;
1740 1741 1742 1743

		list_move_tail(&mm->ppgtt_mm.lru_list,
			       &mm->vgpu->gvt->gtt.ppgtt_mm_lru_list_head);

1744 1745 1746 1747 1748
	}

	return 0;
}

1749
static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt)
1750 1751 1752 1753
{
	struct intel_vgpu_mm *mm;
	struct list_head *pos, *n;

1754 1755
	list_for_each_safe(pos, n, &gvt->gtt.ppgtt_mm_lru_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.lru_list);
1756 1757 1758 1759

		if (atomic_read(&mm->pincount))
			continue;

1760 1761
		list_del_init(&mm->ppgtt_mm.lru_list);
		invalidate_ppgtt_mm(mm);
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
		return 1;
	}
	return 0;
}

/*
 * GMA translation APIs.
 */
static inline int ppgtt_get_next_level_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *e, unsigned long index, bool guest)
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_vgpu_ppgtt_spt *s;

1777
	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
	if (!s)
		return -ENXIO;

	if (!guest)
		ppgtt_get_shadow_entry(s, e, index);
	else
		ppgtt_get_guest_entry(s, e, index);
	return 0;
}

/**
 * intel_vgpu_gma_to_gpa - translate a gma to GPA
 * @mm: mm object. could be a PPGTT or GGTT mm object
 * @gma: graphics memory address in this mm object
 *
 * This function is used to translate a graphics memory address in specific
 * graphics memory space to guest physical address.
 *
 * Returns:
 * Guest physical address on success, INTEL_GVT_INVALID_ADDR if failed.
 */
unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm, unsigned long gma)
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *pte_ops = gvt->gtt.pte_ops;
	struct intel_gvt_gtt_gma_ops *gma_ops = gvt->gtt.gma_ops;
	unsigned long gpa = INTEL_GVT_INVALID_ADDR;
	unsigned long gma_index[4];
	struct intel_gvt_gtt_entry e;
1808
	int i, levels = 0;
1809 1810
	int ret;

1811 1812
	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT &&
		   mm->type != INTEL_GVT_MM_PPGTT);
1813 1814 1815 1816 1817

	if (mm->type == INTEL_GVT_MM_GGTT) {
		if (!vgpu_gmadr_is_valid(vgpu, gma))
			goto err;

1818 1819 1820
		ggtt_get_guest_entry(mm, &e,
			gma_ops->gma_to_ggtt_pte_index(gma));

Z
Zhi Wang 已提交
1821 1822
		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT)
			+ (gma & ~I915_GTT_PAGE_MASK);
1823 1824

		trace_gma_translate(vgpu->id, "ggtt", 0, 0, gma, gpa);
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	} else {
		switch (mm->ppgtt_mm.root_entry_type) {
		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
			ppgtt_get_shadow_root_entry(mm, &e, 0);

			gma_index[0] = gma_ops->gma_to_pml4_index(gma);
			gma_index[1] = gma_ops->gma_to_l4_pdp_index(gma);
			gma_index[2] = gma_ops->gma_to_pde_index(gma);
			gma_index[3] = gma_ops->gma_to_pte_index(gma);
			levels = 4;
			break;
		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
			ppgtt_get_shadow_root_entry(mm, &e,
					gma_ops->gma_to_l3_pdp_index(gma));

			gma_index[0] = gma_ops->gma_to_pde_index(gma);
			gma_index[1] = gma_ops->gma_to_pte_index(gma);
			levels = 2;
			break;
		default:
			GEM_BUG_ON(1);
		}
1847

1848 1849 1850 1851 1852 1853
		/* walk the shadow page table and get gpa from guest entry */
		for (i = 0; i < levels; i++) {
			ret = ppgtt_get_next_level_entry(mm, &e, gma_index[i],
				(i == levels - 1));
			if (ret)
				goto err;
1854

1855 1856 1857 1858
			if (!pte_ops->test_present(&e)) {
				gvt_dbg_core("GMA 0x%lx is not present\n", gma);
				goto err;
			}
1859
		}
1860

1861 1862 1863 1864 1865
		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT) +
					(gma & ~I915_GTT_PAGE_MASK);
		trace_gma_translate(vgpu->id, "ppgtt", 0,
				    mm->ppgtt_mm.root_entry_type, gma, gpa);
	}
1866 1867 1868

	return gpa;
err:
1869
	gvt_vgpu_err("invalid mm type: %d gma %lx\n", mm->type, gma);
1870 1871 1872
	return INTEL_GVT_INVALID_ADDR;
}

1873
static int emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	unsigned int off, void *p_data, unsigned int bytes)
{
	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	unsigned long index = off >> info->gtt_entry_size_shift;
	struct intel_gvt_gtt_entry e;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	ggtt_get_guest_entry(ggtt_mm, &e, index);
	memcpy(p_data, (void *)&e.val64 + (off & (info->gtt_entry_size - 1)),
			bytes);
	return 0;
}

/**
 * intel_vgpu_emulate_gtt_mmio_read - emulate GTT MMIO register read
 * @vgpu: a vGPU
 * @off: register offset
 * @p_data: data will be returned to guest
 * @bytes: data length
 *
 * This function is used to emulate the GTT MMIO register read
 *
 * Returns:
 * Zero on success, error code if failed.
 */
1902
int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
1903 1904 1905 1906 1907 1908 1909 1910 1911
	void *p_data, unsigned int bytes)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	off -= info->gtt_start_offset;
1912
	ret = emulate_ggtt_mmio_read(vgpu, off, p_data, bytes);
1913 1914 1915
	return ret;
}

1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
static void ggtt_invalidate_pte(struct intel_vgpu *vgpu,
		struct intel_gvt_gtt_entry *entry)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	unsigned long pfn;

	pfn = pte_ops->get_pfn(entry);
	if (pfn != vgpu->gvt->gtt.scratch_mfn)
		intel_gvt_hypervisor_dma_unmap_guest_page(vgpu,
						pfn << PAGE_SHIFT);
}

1928
static int emulate_ggtt_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
1929 1930 1931 1932 1933 1934 1935
	void *p_data, unsigned int bytes)
{
	struct intel_gvt *gvt = vgpu->gvt;
	const struct intel_gvt_device_info *info = &gvt->device_info;
	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
	unsigned long g_gtt_index = off >> info->gtt_entry_size_shift;
1936
	unsigned long gma, gfn;
1937
	struct intel_gvt_gtt_entry e, m;
1938 1939
	dma_addr_t dma_addr;
	int ret;
1940 1941 1942 1943

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

Z
Zhi Wang 已提交
1944
	gma = g_gtt_index << I915_GTT_PAGE_SHIFT;
1945 1946

	/* the VM may configure the whole GM space when ballooning is used */
1947
	if (!vgpu_gmadr_is_valid(vgpu, gma))
1948 1949 1950 1951 1952 1953 1954 1955
		return 0;

	ggtt_get_guest_entry(ggtt_mm, &e, g_gtt_index);

	memcpy((void *)&e.val64 + (off & (info->gtt_entry_size - 1)), p_data,
			bytes);

	if (ops->test_present(&e)) {
1956
		gfn = ops->get_pfn(&e);
1957
		m = e;
1958 1959 1960 1961 1962 1963 1964 1965 1966

		/* one PTE update may be issued in multiple writes and the
		 * first write may not construct a valid gfn
		 */
		if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
			goto out;
		}

1967 1968 1969
		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn,
							      &dma_addr);
		if (ret) {
1970
			gvt_vgpu_err("fail to populate guest ggtt entry\n");
1971 1972 1973 1974
			/* guest driver may read/write the entry when partial
			 * update the entry in this situation p2m will fail
			 * settting the shadow entry to point to a scratch page
			 */
1975
			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
1976
		} else
1977
			ops->set_pfn(&m, dma_addr >> PAGE_SHIFT);
1978 1979 1980
	} else {
		ggtt_get_host_entry(ggtt_mm, &m, g_gtt_index);
		ggtt_invalidate_pte(vgpu, &m);
1981
		ops->set_pfn(&m, gvt->gtt.scratch_mfn);
1982 1983
		ops->clear_present(&m);
	}
1984

1985
out:
1986
	ggtt_set_host_entry(ggtt_mm, &m, g_gtt_index);
1987
	ggtt_invalidate(gvt->dev_priv);
1988 1989 1990 1991 1992
	ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);
	return 0;
}

/*
1993
 * intel_vgpu_emulate_ggtt_mmio_write - emulate GTT MMIO register write
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
 * @vgpu: a vGPU
 * @off: register offset
 * @p_data: data from guest write
 * @bytes: data length
 *
 * This function is used to emulate the GTT MMIO register write
 *
 * Returns:
 * Zero on success, error code if failed.
 */
2004 2005
int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
		unsigned int off, void *p_data, unsigned int bytes)
2006 2007 2008 2009 2010 2011 2012 2013
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	off -= info->gtt_start_offset;
2014
	ret = emulate_ggtt_mmio_write(vgpu, off, p_data, bytes);
2015 2016 2017
	return ret;
}

2018 2019
static int alloc_scratch_pages(struct intel_vgpu *vgpu,
		intel_gvt_gtt_type_t type)
2020 2021
{
	struct intel_vgpu_gtt *gtt = &vgpu->gtt;
2022
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
2023
	int page_entry_num = I915_GTT_PAGE_SIZE >>
2024
				vgpu->gvt->device_info.gtt_entry_size_shift;
J
Jike Song 已提交
2025
	void *scratch_pt;
2026
	int i;
2027 2028
	struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2029

2030 2031 2032
	if (WARN_ON(type < GTT_TYPE_PPGTT_PTE_PT || type >= GTT_TYPE_MAX))
		return -EINVAL;

J
Jike Song 已提交
2033
	scratch_pt = (void *)get_zeroed_page(GFP_KERNEL);
2034
	if (!scratch_pt) {
2035
		gvt_vgpu_err("fail to allocate scratch page\n");
2036 2037 2038
		return -ENOMEM;
	}

2039 2040 2041
	daddr = dma_map_page(dev, virt_to_page(scratch_pt), 0,
			4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dev, daddr)) {
2042
		gvt_vgpu_err("fail to dmamap scratch_pt\n");
2043 2044
		__free_page(virt_to_page(scratch_pt));
		return -ENOMEM;
2045
	}
2046
	gtt->scratch_pt[type].page_mfn =
2047
		(unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
J
Jike Song 已提交
2048
	gtt->scratch_pt[type].page = virt_to_page(scratch_pt);
2049
	gvt_dbg_mm("vgpu%d create scratch_pt: type %d mfn=0x%lx\n",
2050
			vgpu->id, type, gtt->scratch_pt[type].page_mfn);
2051 2052 2053 2054 2055 2056

	/* Build the tree by full filled the scratch pt with the entries which
	 * point to the next level scratch pt or scratch page. The
	 * scratch_pt[type] indicate the scratch pt/scratch page used by the
	 * 'type' pt.
	 * e.g. scratch_pt[GTT_TYPE_PPGTT_PDE_PT] is used by
J
Jike Song 已提交
2057
	 * GTT_TYPE_PPGTT_PDE_PT level pt, that means this scratch_pt it self
2058 2059
	 * is GTT_TYPE_PPGTT_PTE_PT, and full filled by scratch page mfn.
	 */
2060
	if (type > GTT_TYPE_PPGTT_PTE_PT) {
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
		struct intel_gvt_gtt_entry se;

		memset(&se, 0, sizeof(struct intel_gvt_gtt_entry));
		se.type = get_entry_type(type - 1);
		ops->set_pfn(&se, gtt->scratch_pt[type - 1].page_mfn);

		/* The entry parameters like present/writeable/cache type
		 * set to the same as i915's scratch page tree.
		 */
		se.val64 |= _PAGE_PRESENT | _PAGE_RW;
		if (type == GTT_TYPE_PPGTT_PDE_PT)
2072
			se.val64 |= PPAT_CACHED;
2073 2074

		for (i = 0; i < page_entry_num; i++)
J
Jike Song 已提交
2075
			ops->set_entry(scratch_pt, &se, i, false, 0, vgpu);
2076 2077 2078 2079
	}

	return 0;
}
2080

2081 2082 2083
static int release_scratch_page_tree(struct intel_vgpu *vgpu)
{
	int i;
2084 2085
	struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2086 2087 2088

	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
		if (vgpu->gtt.scratch_pt[i].page != NULL) {
2089
			daddr = (dma_addr_t)(vgpu->gtt.scratch_pt[i].page_mfn <<
2090
					I915_GTT_PAGE_SHIFT);
2091
			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2092 2093 2094 2095
			__free_page(vgpu->gtt.scratch_pt[i].page);
			vgpu->gtt.scratch_pt[i].page = NULL;
			vgpu->gtt.scratch_pt[i].page_mfn = 0;
		}
2096 2097 2098 2099 2100
	}

	return 0;
}

2101
static int create_scratch_page_tree(struct intel_vgpu *vgpu)
2102
{
2103 2104 2105 2106 2107 2108
	int i, ret;

	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
		ret = alloc_scratch_pages(vgpu, i);
		if (ret)
			goto err;
2109
	}
2110 2111 2112 2113 2114 2115

	return 0;

err:
	release_scratch_page_tree(vgpu);
	return ret;
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
}

/**
 * intel_vgpu_init_gtt - initialize per-vGPU graphics memory virulization
 * @vgpu: a vGPU
 *
 * This function is used to initialize per-vGPU graphics memory virtualization
 * components.
 *
 * Returns:
 * Zero on success, error code if failed.
 */
int intel_vgpu_init_gtt(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_gtt *gtt = &vgpu->gtt;

2132
	INIT_RADIX_TREE(&gtt->spt_tree, GFP_KERNEL);
2133

2134
	INIT_LIST_HEAD(&gtt->ppgtt_mm_list_head);
2135 2136 2137
	INIT_LIST_HEAD(&gtt->oos_page_list_head);
	INIT_LIST_HEAD(&gtt->post_shadow_list_head);

2138 2139
	gtt->ggtt_mm = intel_vgpu_create_ggtt_mm(vgpu);
	if (IS_ERR(gtt->ggtt_mm)) {
2140
		gvt_vgpu_err("fail to create mm for ggtt.\n");
2141
		return PTR_ERR(gtt->ggtt_mm);
2142 2143
	}

2144
	intel_vgpu_reset_ggtt(vgpu, false);
2145

2146
	return create_scratch_page_tree(vgpu);
2147 2148
}

2149
static void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu)
2150 2151 2152 2153
{
	struct list_head *pos, *n;
	struct intel_vgpu_mm *mm;

2154 2155
	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2156
		intel_vgpu_destroy_mm(mm);
2157
	}
2158 2159

	if (GEM_WARN_ON(!list_empty(&vgpu->gtt.ppgtt_mm_list_head)))
2160
		gvt_err("vgpu ppgtt mm is not fully destroyed\n");
2161

2162
	if (GEM_WARN_ON(!radix_tree_empty(&vgpu->gtt.spt_tree))) {
2163
		gvt_err("Why we still has spt not freed?\n");
2164
		ppgtt_free_all_spt(vgpu);
2165 2166 2167 2168 2169
	}
}

static void intel_vgpu_destroy_ggtt_mm(struct intel_vgpu *vgpu)
{
2170
	intel_vgpu_destroy_mm(vgpu->gtt.ggtt_mm);
2171
	vgpu->gtt.ggtt_mm = NULL;
2172 2173
}

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
/**
 * intel_vgpu_clean_gtt - clean up per-vGPU graphics memory virulization
 * @vgpu: a vGPU
 *
 * This function is used to clean up per-vGPU graphics memory virtualization
 * components.
 *
 * Returns:
 * Zero on success, error code if failed.
 */
void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu)
{
2186 2187
	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
	intel_vgpu_destroy_ggtt_mm(vgpu);
2188
	release_scratch_page_tree(vgpu);
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
}

static void clean_spt_oos(struct intel_gvt *gvt)
{
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct list_head *pos, *n;
	struct intel_vgpu_oos_page *oos_page;

	WARN(!list_empty(&gtt->oos_page_use_list_head),
		"someone is still using oos page\n");

	list_for_each_safe(pos, n, &gtt->oos_page_free_list_head) {
		oos_page = container_of(pos, struct intel_vgpu_oos_page, list);
		list_del(&oos_page->list);
		kfree(oos_page);
	}
}

static int setup_spt_oos(struct intel_gvt *gvt)
{
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_vgpu_oos_page *oos_page;
	int i;
	int ret;

	INIT_LIST_HEAD(&gtt->oos_page_free_list_head);
	INIT_LIST_HEAD(&gtt->oos_page_use_list_head);

	for (i = 0; i < preallocated_oos_pages; i++) {
		oos_page = kzalloc(sizeof(*oos_page), GFP_KERNEL);
		if (!oos_page) {
			ret = -ENOMEM;
			goto fail;
		}

		INIT_LIST_HEAD(&oos_page->list);
		INIT_LIST_HEAD(&oos_page->vm_list);
		oos_page->id = i;
		list_add_tail(&oos_page->list, &gtt->oos_page_free_list_head);
	}

	gvt_dbg_mm("%d oos pages preallocated\n", i);

	return 0;
fail:
	clean_spt_oos(gvt);
	return ret;
}

/**
 * intel_vgpu_find_ppgtt_mm - find a PPGTT mm object
 * @vgpu: a vGPU
 * @page_table_level: PPGTT page table level
 * @root_entry: PPGTT page table root pointers
 *
 * This function is used to find a PPGTT mm object from mm object pool
 *
 * Returns:
 * pointer to mm object on success, NULL if failed.
 */
struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
2250
		u64 pdps[])
2251 2252
{
	struct intel_vgpu_mm *mm;
2253
	struct list_head *pos;
2254

2255 2256
	list_for_each(pos, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2257

2258 2259 2260
		switch (mm->ppgtt_mm.root_entry_type) {
		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
			if (pdps[0] == mm->ppgtt_mm.guest_pdps[0])
2261
				return mm;
2262 2263 2264 2265
			break;
		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
			if (!memcmp(pdps, mm->ppgtt_mm.guest_pdps,
				    sizeof(mm->ppgtt_mm.guest_pdps)))
2266
				return mm;
2267 2268 2269
			break;
		default:
			GEM_BUG_ON(1);
2270 2271 2272 2273 2274 2275
		}
	}
	return NULL;
}

/**
2276
 * intel_vgpu_get_ppgtt_mm - get or create a PPGTT mm object.
2277
 * @vgpu: a vGPU
2278 2279
 * @root_entry_type: ppgtt root entry type
 * @pdps: guest pdps
2280
 *
2281
 * This function is used to find or create a PPGTT mm object from a guest.
2282 2283 2284 2285
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
2286
struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
2287
		intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
2288 2289 2290
{
	struct intel_vgpu_mm *mm;

2291
	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2292
	if (mm) {
2293
		intel_vgpu_mm_get(mm);
2294
	} else {
2295
		mm = intel_vgpu_create_ppgtt_mm(vgpu, root_entry_type, pdps);
2296
		if (IS_ERR(mm))
2297
			gvt_vgpu_err("fail to create mm\n");
2298
	}
2299
	return mm;
2300 2301 2302
}

/**
2303
 * intel_vgpu_put_ppgtt_mm - find and put a PPGTT mm object.
2304
 * @vgpu: a vGPU
2305
 * @pdps: guest pdps
2306
 *
2307
 * This function is used to find a PPGTT mm object from a guest and destroy it.
2308 2309 2310 2311
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
2312
int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[])
2313 2314 2315
{
	struct intel_vgpu_mm *mm;

2316
	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2317
	if (!mm) {
2318
		gvt_vgpu_err("fail to find ppgtt instance.\n");
2319 2320
		return -EINVAL;
	}
2321
	intel_vgpu_mm_put(mm);
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	return 0;
}

/**
 * intel_gvt_init_gtt - initialize mm components of a GVT device
 * @gvt: GVT device
 *
 * This function is called at the initialization stage, to initialize
 * the mm components of a GVT device.
 *
 * Returns:
 * zero on success, negative error code if failed.
 */
int intel_gvt_init_gtt(struct intel_gvt *gvt)
{
	int ret;
J
Jike Song 已提交
2338
	void *page;
2339 2340
	struct device *dev = &gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2341 2342 2343

	gvt_dbg_core("init gtt\n");

2344 2345
	gvt->gtt.pte_ops = &gen8_gtt_pte_ops;
	gvt->gtt.gma_ops = &gen8_gtt_gma_ops;
2346

J
Jike Song 已提交
2347 2348
	page = (void *)get_zeroed_page(GFP_KERNEL);
	if (!page) {
2349 2350 2351 2352
		gvt_err("fail to allocate scratch ggtt page\n");
		return -ENOMEM;
	}

2353 2354 2355 2356 2357 2358
	daddr = dma_map_page(dev, virt_to_page(page), 0,
			4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dev, daddr)) {
		gvt_err("fail to dmamap scratch ggtt page\n");
		__free_page(virt_to_page(page));
		return -ENOMEM;
2359
	}
2360 2361 2362

	gvt->gtt.scratch_page = virt_to_page(page);
	gvt->gtt.scratch_mfn = (unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
2363

2364 2365 2366 2367
	if (enable_out_of_sync) {
		ret = setup_spt_oos(gvt);
		if (ret) {
			gvt_err("fail to initialize SPT oos\n");
2368
			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2369
			__free_page(gvt->gtt.scratch_page);
2370 2371 2372
			return ret;
		}
	}
2373
	INIT_LIST_HEAD(&gvt->gtt.ppgtt_mm_lru_list_head);
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	return 0;
}

/**
 * intel_gvt_clean_gtt - clean up mm components of a GVT device
 * @gvt: GVT device
 *
 * This function is called at the driver unloading stage, to clean up the
 * the mm components of a GVT device.
 *
 */
void intel_gvt_clean_gtt(struct intel_gvt *gvt)
{
2387
	struct device *dev = &gvt->dev_priv->drm.pdev->dev;
2388
	dma_addr_t daddr = (dma_addr_t)(gvt->gtt.scratch_mfn <<
Z
Zhi Wang 已提交
2389
					I915_GTT_PAGE_SHIFT);
2390 2391 2392

	dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);

2393
	__free_page(gvt->gtt.scratch_page);
2394

2395 2396 2397
	if (enable_out_of_sync)
		clean_spt_oos(gvt);
}
2398

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
/**
 * intel_vgpu_invalidate_ppgtt - invalidate PPGTT instances
 * @vgpu: a vGPU
 *
 * This function is called when invalidate all PPGTT instances of a vGPU.
 *
 */
void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_mm *mm;

	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
		if (mm->type == INTEL_GVT_MM_PPGTT) {
			list_del_init(&mm->ppgtt_mm.lru_list);
			if (mm->ppgtt_mm.shadowed)
				invalidate_ppgtt_mm(mm);
		}
	}
}

2421 2422 2423
/**
 * intel_vgpu_reset_ggtt - reset the GGTT entry
 * @vgpu: a vGPU
2424
 * @invalidate_old: invalidate old entries
2425 2426 2427 2428 2429
 *
 * This function is called at the vGPU create stage
 * to reset all the GGTT entries.
 *
 */
2430
void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old)
2431 2432
{
	struct intel_gvt *gvt = vgpu->gvt;
2433
	struct drm_i915_private *dev_priv = gvt->dev_priv;
2434 2435
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	struct intel_gvt_gtt_entry entry = {.type = GTT_TYPE_GGTT_PTE};
2436
	struct intel_gvt_gtt_entry old_entry;
2437 2438 2439
	u32 index;
	u32 num_entries;

2440 2441
	pte_ops->set_pfn(&entry, gvt->gtt.scratch_mfn);
	pte_ops->set_present(&entry);
2442 2443 2444

	index = vgpu_aperture_gmadr_base(vgpu) >> PAGE_SHIFT;
	num_entries = vgpu_aperture_sz(vgpu) >> PAGE_SHIFT;
2445 2446 2447 2448 2449
	while (num_entries--) {
		if (invalidate_old) {
			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
			ggtt_invalidate_pte(vgpu, &old_entry);
		}
2450
		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2451
	}
2452 2453 2454

	index = vgpu_hidden_gmadr_base(vgpu) >> PAGE_SHIFT;
	num_entries = vgpu_hidden_sz(vgpu) >> PAGE_SHIFT;
2455 2456 2457 2458 2459
	while (num_entries--) {
		if (invalidate_old) {
			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
			ggtt_invalidate_pte(vgpu, &old_entry);
		}
2460
		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2461
	}
2462

2463
	ggtt_invalidate(dev_priv);
2464
}
2465 2466 2467 2468 2469 2470 2471 2472 2473

/**
 * intel_vgpu_reset_gtt - reset the all GTT related status
 * @vgpu: a vGPU
 *
 * This function is called from vfio core to reset reset all
 * GTT related status, including GGTT, PPGTT, scratch page.
 *
 */
2474
void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu)
2475
{
2476 2477 2478 2479
	/* Shadow pages are only created when there is no page
	 * table tracking data, so remove page tracking data after
	 * removing the shadow pages.
	 */
2480
	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
2481
	intel_vgpu_reset_ggtt(vgpu, true);
2482
}