gpio-omap.c 35.6 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25

26
#include <mach/hardware.h>
27
#include <asm/irq.h>
28
#include <mach/irqs.h>
29
#include <asm/gpio.h>
30 31
#include <asm/mach/irq.h>

32 33
#define OFF_MODE	1

34 35
static LIST_HEAD(omap_gpio_list);

36 37 38 39 40 41 42 43 44 45 46 47 48
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
};

49
struct gpio_bank {
50
	struct list_head node;
T
Tony Lindgren 已提交
51
	unsigned long pbase;
52
	void __iomem *base;
53 54
	u16 irq;
	u16 virtual_irq_start;
55 56
	u32 suspend_wakeup;
	u32 saved_wakeup;
57 58
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
59
	struct gpio_regs context;
60 61 62
	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
63
	u32 level_mask;
64
	u32 toggle_mask;
65
	spinlock_t lock;
D
David Brownell 已提交
66
	struct gpio_chip chip;
67
	struct clk *dbck;
C
Charulatha V 已提交
68
	u32 mod_usage;
69
	u32 dbck_enable_mask;
70
	bool dbck_enabled;
71
	struct device *dev;
72
	bool is_mpuio;
73
	bool dbck_flag;
74
	bool loses_context;
75
	int stride;
76
	u32 width;
77
	int context_loss_count;
78
	u16 id;
79 80
	int power_mode;
	bool workaround_enabled;
81 82

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
83
	int (*get_context_loss_count)(struct device *dev);
84 85

	struct omap_gpio_reg_offs *regs;
86 87
};

88 89
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
90
#define GPIO_MOD_CTRL_BIT	BIT(0)
91 92 93

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
94
	void __iomem *reg = bank->base;
95 96
	u32 l;

97
	reg += bank->regs->direction;
98 99 100 101 102 103 104 105
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

106 107 108

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
109
{
110
	void __iomem *reg = bank->base;
111
	u32 l = GPIO_BIT(bank, gpio);
112

113 114 115 116
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
117 118 119 120

	__raw_writel(l, reg);
}

121 122
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
123
{
124 125 126
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
127

128 129 130 131 132
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
133 134 135
	__raw_writel(l, reg);
}

136 137
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
138
	void __iomem *reg = bank->base + bank->regs->datain;
139

140
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
141
}
142 143 144

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
145
	void __iomem *reg = bank->base + bank->regs->dataout;
146

147
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
148 149
}

150 151 152 153 154 155 156 157 158 159 160
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

	if (set) 
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
161

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

178 179 180 181 182 183 184 185 186 187 188 189
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
190
	void __iomem		*reg;
191 192 193
	u32			val;
	u32			l;

194 195 196
	if (!bank->dbck_flag)
		return;

197 198 199 200 201 202 203
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

204
	l = GPIO_BIT(bank, gpio);
205

206
	clk_enable(bank->dbck);
207
	reg = bank->base + bank->regs->debounce;
208 209
	__raw_writel(debounce, reg);

210
	reg = bank->base + bank->regs->debounce_en;
211 212
	val = __raw_readl(reg);

213
	if (debounce)
214
		val |= l;
215
	else
216
		val &= ~l;
217
	bank->dbck_enable_mask = val;
218 219

	__raw_writel(val, reg);
220 221 222 223 224 225 226 227 228 229
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
230 231
}

232
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
233
						int trigger)
234
{
235
	void __iomem *base = bank->base;
236 237
	u32 gpio_bit = 1 << gpio;

238 239 240 241 242 243 244 245 246 247 248 249
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit)))
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);

250
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
251 252 253 254 255 256 257
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

258 259 260 261 262 263 264
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
265 266 267 268
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
269

270
exit:
271 272 273
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
274 275
}

276
#ifdef CONFIG_ARCH_OMAP1
277 278 279 280 281 282 283 284 285
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

286
	if (!bank->regs->irqctrl)
287
		return;
288 289

	reg += bank->regs->irqctrl;
290 291 292 293 294 295 296 297 298

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
299 300
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
301
#endif
302

303 304 305
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
306
	void __iomem *base = bank->base;
307
	u32 l = 0;
308

309 310 311 312 313
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

314
		l = __raw_readl(reg);
315
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
316
			bank->toggle_mask |= 1 << gpio;
317
		if (trigger & IRQ_TYPE_EDGE_RISING)
318
			l |= 1 << gpio;
319
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
320
			l &= ~(1 << gpio);
321
		else
322 323 324 325
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
326
		if (gpio & 0x08)
327
			reg += bank->regs->edgectrl2;
328
		else
329 330
			reg += bank->regs->edgectrl1;

331 332 333
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
334
		if (trigger & IRQ_TYPE_EDGE_RISING)
335
			l |= 2 << (gpio << 1);
336
		if (trigger & IRQ_TYPE_EDGE_FALLING)
337
			l |= 1 << (gpio << 1);
338 339 340 341

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
		__raw_writel(l, reg);
342
	}
343
	return 0;
344 345
}

346
static int gpio_irq_type(struct irq_data *d, unsigned type)
347 348
{
	struct gpio_bank *bank;
349 350
	unsigned gpio;
	int retval;
D
David Brownell 已提交
351
	unsigned long flags;
352

353 354
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
355
	else
356
		gpio = d->irq - IH_GPIO_BASE;
357

358
	if (type & ~IRQ_TYPE_SENSE_MASK)
359
		return -EINVAL;
360

361 362 363 364
	bank = irq_data_get_irq_chip_data(d);

	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
365 366
		return -EINVAL;

D
David Brownell 已提交
367
	spin_lock_irqsave(&bank->lock, flags);
368
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
369
	spin_unlock_irqrestore(&bank->lock, flags);
370 371

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
372
		__irq_set_handler_locked(d->irq, handle_level_irq);
373
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
374
		__irq_set_handler_locked(d->irq, handle_edge_irq);
375

376
	return retval;
377 378 379 380
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
381
	void __iomem *reg = bank->base;
382

383
	reg += bank->regs->irqstatus;
384
	__raw_writel(gpio_mask, reg);
385 386

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
387 388
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
389
		__raw_writel(gpio_mask, reg);
390
	}
391 392 393

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
394 395 396 397
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
398
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
399 400
}

401 402 403
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
404
	u32 l;
405
	u32 mask = (1 << bank->width) - 1;
406

407
	reg += bank->regs->irqenable;
408
	l = __raw_readl(reg);
409
	if (bank->regs->irqenable_inv)
410 411 412
		l = ~l;
	l &= mask;
	return l;
413 414
}

415
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
416
{
417
	void __iomem *reg = bank->base;
418 419
	u32 l;

420 421 422 423 424
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
425
		l = __raw_readl(reg);
426 427
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
428 429
		else
			l |= gpio_mask;
430 431 432 433 434 435 436 437 438 439 440 441
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
442
		l = gpio_mask;
443 444
	} else {
		reg += bank->regs->irqenable;
445
		l = __raw_readl(reg);
446
		if (bank->regs->irqenable_inv)
447
			l |= gpio_mask;
448
		else
449
			l &= ~gpio_mask;
450
	}
451

452 453 454 455 456
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
457
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
458 459
}

460 461 462 463 464 465 466 467 468 469
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
470 471
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
472

473 474 475
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
476 477
		return -EINVAL;
	}
478 479 480 481 482 483 484 485 486 487

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
488 489
}

490 491
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
492
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
493 494
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
495
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
496 497
}

498
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
499
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
500
{
501
	unsigned int gpio = d->irq - IH_GPIO_BASE;
502 503 504
	struct gpio_bank *bank;
	int retval;

505
	bank = irq_data_get_irq_chip_data(d);
506
	retval = _set_gpio_wakeup(bank, gpio, enable);
507 508 509 510

	return retval;
}

511
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
512
{
513
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
514
	unsigned long flags;
D
David Brownell 已提交
515

516 517 518 519 520 521
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
522

523
	spin_lock_irqsave(&bank->lock, flags);
524 525 526
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
527
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
528

529 530
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
531

532
		/* Claim the pin for MPU */
533
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
534
	}
535

536 537 538 539 540 541 542 543
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
C
Charulatha V 已提交
544
	}
545 546 547

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
548
	spin_unlock_irqrestore(&bank->lock, flags);
549 550 551 552

	return 0;
}

553
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
554
{
555
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
556
	void __iomem *base = bank->base;
D
David Brownell 已提交
557
	unsigned long flags;
558

D
David Brownell 已提交
559
	spin_lock_irqsave(&bank->lock, flags);
560 561

	if (bank->regs->wkup_en)
562
		/* Disable wake-up during idle for dynamic tick */
563 564
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);

565 566 567 568 569 570 571 572 573 574
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
C
Charulatha V 已提交
575
	}
576

577
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
578
	spin_unlock_irqrestore(&bank->lock, flags);
579 580 581 582 583 584 585

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
586 587 588 589 590 591 592 593 594 595 596
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
597
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
598
{
599
	void __iomem *isr_reg = NULL;
600
	u32 isr;
601
	unsigned int gpio_irq, gpio_index;
602
	struct gpio_bank *bank;
603 604
	u32 retrigger = 0;
	int unmasked = 0;
605
	struct irq_chip *chip = irq_desc_get_chip(desc);
606

607
	chained_irq_enter(chip, desc);
608

T
Thomas Gleixner 已提交
609
	bank = irq_get_handler_data(irq);
610
	isr_reg = bank->base + bank->regs->irqstatus;
611
	pm_runtime_get_sync(bank->dev);
612 613 614 615

	if (WARN_ON(!isr_reg))
		goto exit;

616
	while(1) {
617
		u32 isr_saved, level_mask = 0;
618
		u32 enabled;
619

620 621
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
622

623
		if (bank->level_mask)
624
			level_mask = bank->level_mask & enabled;
625 626 627 628

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
629
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
630
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
631
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
632 633 634

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
635 636
		if (!level_mask && !unmasked) {
			unmasked = 1;
637
			chained_irq_exit(chip, desc);
638
		}
639

640 641
		isr |= retrigger;
		retrigger = 0;
642 643 644 645 646
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
647
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
648

649 650
			if (!(isr & 1))
				continue;
651

652 653 654 655 656 657 658 659 660 661
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

662
			generic_handle_irq(gpio_irq);
663
		}
664
	}
665 666 667 668
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
669
exit:
670
	if (!unmasked)
671
		chained_irq_exit(chip, desc);
672
	pm_runtime_put(bank->dev);
673 674
}

675
static void gpio_irq_shutdown(struct irq_data *d)
676
{
677 678
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
679
	unsigned long flags;
680

681
	spin_lock_irqsave(&bank->lock, flags);
682
	_reset_gpio(bank, gpio);
683
	spin_unlock_irqrestore(&bank->lock, flags);
684 685
}

686
static void gpio_ack_irq(struct irq_data *d)
687
{
688 689
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
690 691 692 693

	_clear_gpio_irqstatus(bank, gpio);
}

694
static void gpio_mask_irq(struct irq_data *d)
695
{
696 697
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
698
	unsigned long flags;
699

700
	spin_lock_irqsave(&bank->lock, flags);
701
	_set_gpio_irqenable(bank, gpio, 0);
702
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
703
	spin_unlock_irqrestore(&bank->lock, flags);
704 705
}

706
static void gpio_unmask_irq(struct irq_data *d)
707
{
708 709
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
710
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
711
	u32 trigger = irqd_get_trigger_type(d);
712
	unsigned long flags;
713

714
	spin_lock_irqsave(&bank->lock, flags);
715
	if (trigger)
716
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
717 718 719 720 721 722 723

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
724

K
Kevin Hilman 已提交
725
	_set_gpio_irqenable(bank, gpio, 1);
726
	spin_unlock_irqrestore(&bank->lock, flags);
727 728
}

729 730
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
731 732 733 734 735 736
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
737 738 739 740
};

/*---------------------------------------------------------------------*/

741
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
742
{
743
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
744
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
745 746
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
747
	unsigned long		flags;
D
David Brownell 已提交
748

D
David Brownell 已提交
749
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
750 751
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
752
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
753 754 755 756

	return 0;
}

757
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
758
{
759
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
760
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
761 762
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
763
	unsigned long		flags;
D
David Brownell 已提交
764

D
David Brownell 已提交
765
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
766
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
767
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
768 769 770 771

	return 0;
}

772
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
773 774 775 776
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

777
/* use platform_driver for this. */
D
David Brownell 已提交
778 779 780
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
781
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
782 783 784 785 786 787 788 789 790 791 792 793
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

794
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
795
{
796
	platform_set_drvdata(&omap_mpuio_device, bank);
797

D
David Brownell 已提交
798 799 800 801
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

802
/*---------------------------------------------------------------------*/
803

D
David Brownell 已提交
804 805 806 807 808 809 810 811 812 813 814 815
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

816 817
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
818
	void __iomem *reg = bank->base + bank->regs->direction;
819 820 821 822

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
823 824
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
825 826 827 828 829 830
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
831
	bank = container_of(chip, struct gpio_bank, chip);
832
	reg = bank->base;
833
	mask = GPIO_BIT(bank, gpio);
834 835 836 837 838

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
839 840 841 842 843 844 845 846 847
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
848
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
849 850 851 852 853
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

854 855 856 857 858 859 860
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
861 862 863 864 865 866 867

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

868 869 870 871 872 873 874
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
875 876 877 878 879 880 881
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
882
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
883 884 885
	spin_unlock_irqrestore(&bank->lock, flags);
}

886 887 888 889 890 891 892 893
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
894 895
/*---------------------------------------------------------------------*/

896
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
897
{
898
	static bool called;
T
Tony Lindgren 已提交
899 900
	u32 rev;

901
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
902 903
		return;

904 905
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
906
		(rev >> 4) & 0x0f, rev & 0x0f);
907 908

	called = true;
T
Tony Lindgren 已提交
909 910
}

911 912 913 914 915
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

916
static void omap_gpio_mod_init(struct gpio_bank *bank)
917
{
918 919
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
920

921 922 923
	if (bank->width == 16)
		l = 0xffff;

924
	if (bank->is_mpuio) {
925 926
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
927
	}
928 929 930 931 932 933 934 935 936

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
	_gpio_rmw(base, bank->regs->irqstatus, l,
					bank->regs->irqenable_inv == false);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
	if (bank->regs->debounce_en)
		_gpio_rmw(base, bank->regs->debounce_en, 0, 1);

937 938
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
939 940 941
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
		_gpio_rmw(base, bank->regs->ctrl, 0, 1);
942 943
}

944 945 946 947 948 949 950 951 952
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
953 954 955 956 957
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

958 959 960 961 962 963
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
964 965

	if (bank->regs->wkup_en)
966 967 968 969 970 971 972
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

973
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
974
{
975
	int j;
976 977 978 979 980 981 982 983 984 985 986 987 988 989
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
990
	if (bank->is_mpuio) {
991
		bank->chip.label = "mpuio";
992 993
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
994 995 996 997
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
998
		gpio += bank->width;
999
	}
1000
	bank->chip.ngpio = bank->width;
1001 1002 1003 1004

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1005
		     j < bank->virtual_irq_start + bank->width; j++) {
1006
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1007
		irq_set_chip_data(j, bank);
1008
		if (bank->is_mpuio) {
1009 1010
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1011
			irq_set_chip(j, &gpio_irq_chip);
1012 1013 1014
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1015
	}
T
Thomas Gleixner 已提交
1016 1017
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1018 1019
}

1020
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1021
{
1022 1023
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1024
	struct gpio_bank *bank;
1025
	int ret = 0;
1026

1027 1028 1029
	if (!pdev->dev.platform_data) {
		ret = -EINVAL;
		goto err_exit;
1030 1031
	}

1032 1033 1034 1035 1036 1037
	bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
	if (!bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		ret = -ENOMEM;
		goto err_exit;
	}
1038

1039 1040
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1041 1042 1043 1044
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1045
	}
1046

1047
	bank->irq = res->start;
1048 1049 1050
	bank->id = pdev->id;

	pdata = pdev->dev.platform_data;
1051 1052 1053
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1054
	bank->stride = pdata->bank_stride;
1055
	bank->width = pdata->bank_width;
1056
	bank->is_mpuio = pdata->is_mpuio;
1057
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1058
	bank->loses_context = pdata->loses_context;
1059
	bank->get_context_loss_count = pdata->get_context_loss_count;
1060 1061 1062 1063 1064 1065
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1066

1067
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1068

1069 1070 1071
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1072 1073 1074 1075
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1076
	}
1077

1078 1079
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
1080 1081 1082 1083
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
				pdev->id);
		ret = -ENOMEM;
		goto err_free;
1084 1085
	}

1086 1087
	platform_set_drvdata(pdev, bank);

1088
	pm_runtime_enable(bank->dev);
1089
	pm_runtime_irq_safe(bank->dev);
1090 1091
	pm_runtime_get_sync(bank->dev);

1092
	if (bank->is_mpuio)
1093 1094
		mpuio_init(bank);

1095
	omap_gpio_mod_init(bank);
1096
	omap_gpio_chip_init(bank);
1097
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1098

1099 1100
	pm_runtime_put(bank->dev);

1101
	list_add_tail(&bank->node, &omap_gpio_list);
1102

1103 1104 1105 1106 1107 1108
	return ret;

err_free:
	kfree(bank);
err_exit:
	return ret;
1109 1110
}

1111 1112 1113 1114
#ifdef CONFIG_ARCH_OMAP2PLUS

#if defined(CONFIG_PM_SLEEP)
static int omap_gpio_suspend(struct device *dev)
1115
{
1116 1117 1118 1119 1120
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	void __iomem *wakeup_enable;
	unsigned long flags;
1121

1122 1123
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1124

1125 1126
	if (!bank->regs->wkup_en || !bank->suspend_wakeup)
		return 0;
1127

1128
	wakeup_enable = bank->base + bank->regs->wkup_en;
1129

1130 1131 1132 1133 1134
	spin_lock_irqsave(&bank->lock, flags);
	bank->saved_wakeup = __raw_readl(wakeup_enable);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1135 1136 1137 1138

	return 0;
}

1139
static int omap_gpio_resume(struct device *dev)
1140
{
1141 1142 1143 1144
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	unsigned long flags;
1145

1146 1147
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1148

1149 1150
	if (!bank->regs->wkup_en || !bank->saved_wakeup)
		return 0;
1151

1152 1153 1154 1155
	spin_lock_irqsave(&bank->lock, flags);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1156

1157 1158 1159
	return 0;
}
#endif /* CONFIG_PM_SLEEP */
1160

1161
#if defined(CONFIG_PM_RUNTIME)
1162 1163
static void omap_gpio_save_context(struct gpio_bank *bank);
static void omap_gpio_restore_context(struct gpio_bank *bank);
1164

1165
static int omap_gpio_runtime_suspend(struct device *dev)
1166
{
1167 1168 1169 1170
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1171

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	spin_lock_irqsave(&bank->lock, flags);
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
		goto save_gpio_context;
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	if (!(bank->enabled_non_wakeup_gpios))
		goto save_gpio_context;
1184

1185 1186 1187 1188
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
	l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
	l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1189

1190 1191 1192 1193
	bank->saved_fallingdetect = l1;
	bank->saved_risingdetect = l2;
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1194

1195 1196
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1197

1198
	bank->workaround_enabled = true;
1199

1200
save_gpio_context:
1201 1202
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1203 1204
				bank->get_context_loss_count(bank->dev);

1205
	omap_gpio_save_context(bank);
1206
	_gpio_dbck_disable(bank);
1207
	spin_unlock_irqrestore(&bank->lock, flags);
1208

1209
	return 0;
1210 1211
}

1212
static int omap_gpio_runtime_resume(struct device *dev)
1213
{
1214 1215 1216 1217 1218
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1219

1220
	spin_lock_irqsave(&bank->lock, flags);
1221
	_gpio_dbck_enable(bank);
1222 1223 1224 1225
	if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}
1226

1227 1228 1229 1230 1231 1232 1233 1234 1235
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
		if (context_lost_cnt_after != bank->context_loss_count ||
						!context_lost_cnt_after) {
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1236
		}
1237
	}
1238

1239 1240 1241 1242 1243
	__raw_writel(bank->saved_fallingdetect,
			bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->saved_risingdetect,
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1244

1245 1246 1247 1248 1249 1250 1251 1252
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1253

1254 1255 1256 1257 1258 1259
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
	gen0 = l & bank->saved_fallingdetect;
	gen0 &= bank->saved_datain;
1260

1261 1262
	gen1 = l & bank->saved_risingdetect;
	gen1 &= ~(bank->saved_datain);
1263

1264 1265 1266 1267
	/* FIXME: Consider GPIO IRQs with level detections properly! */
	gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1268

1269 1270
	if (gen) {
		u32 old0, old1;
1271

1272 1273
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1274

1275 1276
		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(old0 | gen, bank->base +
1277
						bank->regs->leveldetect0);
1278
			__raw_writel(old1 | gen, bank->base +
1279
						bank->regs->leveldetect1);
1280
		}
1281

1282 1283
		if (cpu_is_omap44xx()) {
			__raw_writel(old0 | l, bank->base +
1284
						bank->regs->leveldetect0);
1285
			__raw_writel(old1 | l, bank->base +
1286
						bank->regs->leveldetect1);
1287
		}
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1322 1323 1324
	}
}

1325
#if defined(CONFIG_PM_RUNTIME)
1326
static void omap_gpio_save_context(struct gpio_bank *bank)
1327
{
1328
	bank->context.irqenable1 =
1329
			__raw_readl(bank->base + bank->regs->irqenable);
1330
	bank->context.irqenable2 =
1331
			__raw_readl(bank->base + bank->regs->irqenable2);
1332
	bank->context.wake_en =
1333 1334 1335
			__raw_readl(bank->base + bank->regs->wkup_en);
	bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
1336
	bank->context.leveldetect0 =
1337
			__raw_readl(bank->base + bank->regs->leveldetect0);
1338
	bank->context.leveldetect1 =
1339
			__raw_readl(bank->base + bank->regs->leveldetect1);
1340
	bank->context.risingdetect =
1341
			__raw_readl(bank->base + bank->regs->risingdetect);
1342
	bank->context.fallingdetect =
1343 1344
			__raw_readl(bank->base + bank->regs->fallingdetect);
	bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
1345 1346
}

1347
static void omap_gpio_restore_context(struct gpio_bank *bank)
1348
{
1349
	__raw_writel(bank->context.irqenable1,
1350
				bank->base + bank->regs->irqenable);
1351
	__raw_writel(bank->context.irqenable2,
1352
				bank->base + bank->regs->irqenable2);
1353
	__raw_writel(bank->context.wake_en,
1354 1355 1356
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1357
	__raw_writel(bank->context.leveldetect0,
1358
				bank->base + bank->regs->leveldetect0);
1359
	__raw_writel(bank->context.leveldetect1,
1360
				bank->base + bank->regs->leveldetect1);
1361
	__raw_writel(bank->context.risingdetect,
1362
				bank->base + bank->regs->risingdetect);
1363
	__raw_writel(bank->context.fallingdetect,
1364 1365
				bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
1366
}
1367
#endif /* CONFIG_PM_RUNTIME */
1368 1369 1370
#else
#define omap_gpio_suspend NULL
#define omap_gpio_resume NULL
1371 1372
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1373 1374
#endif

1375 1376
static const struct dev_pm_ops gpio_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
1377 1378
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1379 1380
};

1381 1382 1383 1384
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1385
		.pm	= &gpio_pm_ops,
1386 1387 1388
	},
};

1389
/*
1390 1391 1392
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1393
 */
1394
static int __init omap_gpio_drv_reg(void)
1395
{
1396
	return platform_driver_register(&omap_gpio_driver);
1397
}
1398
postcore_initcall(omap_gpio_drv_reg);