pci-dma_64.c 7.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9
/*
 * Dynamic DMA mapping support.
 */

#include <linux/types.h>
#include <linux/mm.h>
#include <linux/string.h>
#include <linux/pci.h>
#include <linux/module.h>
10
#include <linux/dmar.h>
L
Linus Torvalds 已提交
11
#include <asm/io.h>
J
Joerg Roedel 已提交
12
#include <asm/gart.h>
13
#include <asm/calgary.h>
L
Linus Torvalds 已提交
14

I
Ingo Molnar 已提交
15
int iommu_merge __read_mostly = 0;
16 17 18 19 20 21 22 23 24

dma_addr_t bad_dma_address __read_mostly;
EXPORT_SYMBOL(bad_dma_address);

/* This tells the BIO block layer to assume merging. Default to off
   because we cannot guarantee merging later. */
int iommu_bio_merge __read_mostly = 0;
EXPORT_SYMBOL(iommu_bio_merge);

J
Jan Beulich 已提交
25
static int iommu_sac_force __read_mostly = 0;
26 27 28 29 30 31 32 33 34 35

int no_iommu __read_mostly;
#ifdef CONFIG_IOMMU_DEBUG
int panic_on_overflow __read_mostly = 1;
int force_iommu __read_mostly = 1;
#else
int panic_on_overflow __read_mostly = 0;
int force_iommu __read_mostly= 0;
#endif

36 37 38
/* Set this to 1 if there is a HW IOMMU in the system */
int iommu_detected __read_mostly = 0;

39 40 41 42 43
/* Dummy device used for NULL arguments (normally ISA). Better would
   be probably a smaller DMA mask, but this is bug-to-bug compatible
   to i386. */
struct device fallback_dev = {
	.bus_id = "fallback device",
44
	.coherent_dma_mask = DMA_32BIT_MASK,
45 46 47 48 49 50 51 52 53
	.dma_mask = &fallback_dev.coherent_dma_mask,
};

/* Allocate DMA memory on node near device */
noinline static void *
dma_alloc_pages(struct device *dev, gfp_t gfp, unsigned order)
{
	struct page *page;
	int node;
54 55

	node = dev_to_node(dev);
56

57 58 59 60 61 62
	page = alloc_pages_node(node, gfp, order);
	return page ? page_address(page) : NULL;
}

/*
 * Allocate memory for a coherent mapping.
L
Linus Torvalds 已提交
63
 */
64 65 66
void *
dma_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_handle,
		   gfp_t gfp)
L
Linus Torvalds 已提交
67
{
68 69 70 71 72 73 74 75
	void *memory;
	unsigned long dma_mask = 0;
	u64 bus;

	if (!dev)
		dev = &fallback_dev;
	dma_mask = dev->coherent_dma_mask;
	if (dma_mask == 0)
76
		dma_mask = DMA_32BIT_MASK;
77

78 79 80 81
	/* Device not DMA able */
	if (dev->dma_mask == NULL)
		return NULL;

82 83 84
	/* Don't invoke OOM killer */
	gfp |= __GFP_NORETRY;

85 86 87 88 89 90 91 92
	/* Kludge to make it bug-to-bug compatible with i386. i386
	   uses the normal dma_mask for alloc_coherent. */
	dma_mask &= *dev->dma_mask;

	/* Why <=? Even when the mask is smaller than 4GB it is often
	   larger than 16MB and in this case we have a chance of
	   finding fitting memory in the next higher zone first. If
	   not retry with true GFP_DMA. -AK */
93
	if (dma_mask <= DMA_32BIT_MASK)
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
		gfp |= GFP_DMA32;

 again:
	memory = dma_alloc_pages(dev, gfp, get_order(size));
	if (memory == NULL)
		return NULL;

	{
		int high, mmu;
		bus = virt_to_bus(memory);
	        high = (bus + size) >= dma_mask;
		mmu = high;
		if (force_iommu && !(gfp & GFP_DMA))
			mmu = 1;
		else if (high) {
			free_pages((unsigned long)memory,
				   get_order(size));

			/* Don't use the 16MB ZONE_DMA unless absolutely
			   needed. It's better to use remapping first. */
114
			if (dma_mask < DMA_32BIT_MASK && !(gfp & GFP_DMA)) {
115 116 117 118
				gfp = (gfp & ~GFP_DMA32) | GFP_DMA;
				goto again;
			}

119 120 121
			/* Let low level make its own zone decisions */
			gfp &= ~(GFP_DMA32|GFP_DMA);

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
			if (dma_ops->alloc_coherent)
				return dma_ops->alloc_coherent(dev, size,
							   dma_handle, gfp);
			return NULL;
		}

		memset(memory, 0, size);
		if (!mmu) {
			*dma_handle = virt_to_bus(memory);
			return memory;
		}
	}

	if (dma_ops->alloc_coherent) {
		free_pages((unsigned long)memory, get_order(size));
		gfp &= ~(GFP_DMA|GFP_DMA32);
		return dma_ops->alloc_coherent(dev, size, dma_handle, gfp);
	}

	if (dma_ops->map_simple) {
		*dma_handle = dma_ops->map_simple(dev, memory,
					      size,
					      PCI_DMA_BIDIRECTIONAL);
		if (*dma_handle != bad_dma_address)
			return memory;
L
Linus Torvalds 已提交
147 148
	}

149 150 151 152 153 154
	if (panic_on_overflow)
		panic("dma_alloc_coherent: IOMMU overflow by %lu bytes\n",size);
	free_pages((unsigned long)memory, get_order(size));
	return NULL;
}
EXPORT_SYMBOL(dma_alloc_coherent);
L
Linus Torvalds 已提交
155

156 157 158
/*
 * Unmap coherent memory.
 * The caller must ensure that the device has finished accessing the mapping.
L
Linus Torvalds 已提交
159
 */
160 161 162
void dma_free_coherent(struct device *dev, size_t size,
			 void *vaddr, dma_addr_t bus)
{
163
	WARN_ON(irqs_disabled());	/* for portability */
164 165 166 167 168 169
	if (dma_ops->unmap_single)
		dma_ops->unmap_single(dev, bus, size, 0);
	free_pages((unsigned long)vaddr, get_order(size));
}
EXPORT_SYMBOL(dma_free_coherent);

170 171
static int forbid_dac __read_mostly;

172 173
int dma_supported(struct device *dev, u64 mask)
{
174 175 176 177 178 179 180 181 182 183
#ifdef CONFIG_PCI
	if (mask > 0xffffffff && forbid_dac > 0) {



		printk(KERN_INFO "PCI: Disallowing DAC for device %s\n", dev->bus_id);
		return 0;
	}
#endif

184 185 186 187 188 189
	if (dma_ops->dma_supported)
		return dma_ops->dma_supported(dev, mask);

	/* Copied from i386. Doesn't make much sense, because it will
	   only work for pci_alloc_coherent.
	   The caller just has to use GFP_DMA in this case. */
190
        if (mask < DMA_24BIT_MASK)
191 192 193 194 195 196 197 198 199 200 201 202 203 204
                return 0;

	/* Tell the device to use SAC when IOMMU force is on.  This
	   allows the driver to use cheaper accesses in some cases.

	   Problem with this is that if we overflow the IOMMU area and
	   return DAC as fallback address the device may not handle it
	   correctly.

	   As a special case some controllers have a 39bit address
	   mode that is as efficient as 32bit (aic79xx). Don't force
	   SAC for these.  Assume all masks <= 40 bits are of this
	   type. Normally this doesn't make any difference, but gives
	   more gentle handling of IOMMU overflow. */
205
	if (iommu_sac_force && (mask >= DMA_40BIT_MASK)) {
206 207 208 209 210 211 212 213 214
		printk(KERN_INFO "%s: Force SAC with mask %Lx\n", dev->bus_id,mask);
		return 0;
	}

	return 1;
}
EXPORT_SYMBOL(dma_supported);

int dma_set_mask(struct device *dev, u64 mask)
L
Linus Torvalds 已提交
215
{
216 217 218 219
	if (!dev->dma_mask || !dma_supported(dev, mask))
		return -EIO;
	*dev->dma_mask = mask;
	return 0;
L
Linus Torvalds 已提交
220
}
221 222
EXPORT_SYMBOL(dma_set_mask);

223 224 225 226
/*
 * See <Documentation/x86_64/boot-options.txt> for the iommu kernel parameter
 * documentation.
 */
A
Adrian Bunk 已提交
227
static __init int iommu_setup(char *p)
228
{
229
	iommu_merge = 1;
L
Linus Torvalds 已提交
230

231 232 233
	if (!p)
		return -EINVAL;

234
	while (*p) {
P
Pavel Machek 已提交
235
		if (!strncmp(p, "off", 3))
236 237
			no_iommu = 1;
		/* gart_parse_options has more force support */
P
Pavel Machek 已提交
238
		if (!strncmp(p, "force", 5))
239
			force_iommu = 1;
P
Pavel Machek 已提交
240
		if (!strncmp(p, "noforce", 7)) {
241 242 243 244
			iommu_merge = 0;
			force_iommu = 0;
		}

P
Pavel Machek 已提交
245
		if (!strncmp(p, "biomerge", 8)) {
246 247 248 249
			iommu_bio_merge = 4096;
			iommu_merge = 1;
			force_iommu = 1;
		}
P
Pavel Machek 已提交
250
		if (!strncmp(p, "panic", 5))
251
			panic_on_overflow = 1;
P
Pavel Machek 已提交
252
		if (!strncmp(p, "nopanic", 7))
253
			panic_on_overflow = 0;
P
Pavel Machek 已提交
254
		if (!strncmp(p, "merge", 5)) {
255 256 257
			iommu_merge = 1;
			force_iommu = 1;
		}
P
Pavel Machek 已提交
258
		if (!strncmp(p, "nomerge", 7))
259
			iommu_merge = 0;
P
Pavel Machek 已提交
260
		if (!strncmp(p, "forcesac", 8))
261 262 263 264 265
			iommu_sac_force = 1;
		if (!strncmp(p, "allowdac", 8))
			forbid_dac = 0;
		if (!strncmp(p, "nodac", 5))
			forbid_dac = -1;
266 267

#ifdef CONFIG_SWIOTLB
P
Pavel Machek 已提交
268
		if (!strncmp(p, "soft", 4))
269
			swiotlb = 1;
270 271
#endif

272
#ifdef CONFIG_GART_IOMMU
273
		gart_parse_options(p);
274 275
#endif

276 277 278 279 280
#ifdef CONFIG_CALGARY_IOMMU
		if (!strncmp(p, "calgary", 7))
			use_calgary = 1;
#endif /* CONFIG_CALGARY_IOMMU */

281 282 283 284 285
		p += strcspn(p, ",");
		if (*p == ',')
			++p;
	}
	return 0;
286
}
287
early_param("iommu", iommu_setup);
288 289 290 291 292 293 294

void __init pci_iommu_alloc(void)
{
	/*
	 * The order of these functions is important for
	 * fall-back/fail-over reasons
	 */
295
#ifdef CONFIG_GART_IOMMU
296
	gart_iommu_hole_init();
297 298
#endif

299 300 301 302
#ifdef CONFIG_CALGARY_IOMMU
	detect_calgary();
#endif

303 304
	detect_intel_iommu();

305 306 307 308 309 310 311
#ifdef CONFIG_SWIOTLB
	pci_swiotlb_init();
#endif
}

static int __init pci_iommu_init(void)
{
312 313 314 315
#ifdef CONFIG_CALGARY_IOMMU
	calgary_iommu_init();
#endif

316 317
	intel_iommu_init();

318
#ifdef CONFIG_GART_IOMMU
319 320 321 322 323 324 325
	gart_iommu_init();
#endif

	no_iommu_init();
	return 0;
}

326 327 328 329 330
void pci_iommu_shutdown(void)
{
	gart_iommu_shutdown();
}

A
Andi Kleen 已提交
331 332 333 334 335 336 337 338 339 340 341 342
#ifdef CONFIG_PCI
/* Many VIA bridges seem to corrupt data for DAC. Disable it here */

static __devinit void via_no_dac(struct pci_dev *dev)
{
	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
		printk(KERN_INFO "PCI: VIA PCI bridge detected. Disabling DAC.\n");
		forbid_dac = 1;
	}
}
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
#endif
343 344
/* Must execute after PCI subsystem */
fs_initcall(pci_iommu_init);