si.c 55.1 KB
Newer Older
K
Ken Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

#include <linux/firmware.h>
#include <linux/slab.h>
#include <linux/module.h>
#include "drmP.h"
#include "amdgpu.h"
#include "amdgpu_atombios.h"
#include "amdgpu_ih.h"
#include "amdgpu_uvd.h"
#include "amdgpu_vce.h"
#include "atom.h"
#include "amdgpu_powerplay.h"
#include "si/sid.h"
#include "si_ih.h"
#include "gfx_v6_0.h"
#include "gmc_v6_0.h"
#include "si_dma.h"
#include "dce_v6_0.h"
#include "si.h"
42
#include "dce_virtual.h"
K
Ken Wang 已提交
43 44 45

static const u32 tahiti_golden_registers[] =
{
46
	0x17bc, 0x00000030, 0x00000011,
K
Ken Wang 已提交
47 48 49 50 51
	0x2684, 0x00010000, 0x00018208,
	0x260c, 0xffffffff, 0x00000000,
	0x260d, 0xf00fffff, 0x00000400,
	0x260e, 0x0002021c, 0x00020200,
	0x031e, 0x00000080, 0x00000000,
52 53
	0x340c, 0x000000c0, 0x00800040,
	0x360c, 0x000000c0, 0x00800040,
K
Ken Wang 已提交
54 55 56 57 58 59 60 61 62 63
	0x16ec, 0x000000f0, 0x00000070,
	0x16f0, 0x00200000, 0x50100000,
	0x1c0c, 0x31000311, 0x00000011,
	0x09df, 0x00000003, 0x000007ff,
	0x0903, 0x000007ff, 0x00000000,
	0x2285, 0xf000001f, 0x00000007,
	0x22c9, 0xffffffff, 0x00ffffff,
	0x22c4, 0x0000ff0f, 0x00000000,
	0xa293, 0x07ffffff, 0x4e000000,
	0xa0d4, 0x3f3f3fff, 0x2a00126a,
64
	0x000c, 0xffffffff, 0x0040,
K
Ken Wang 已提交
65 66 67 68 69 70 71 72 73 74 75 76
	0x000d, 0x00000040, 0x00004040,
	0x2440, 0x07ffffff, 0x03000000,
	0x23a2, 0x01ff1f3f, 0x00000000,
	0x23a1, 0x01ff1f3f, 0x00000000,
	0x2418, 0x0000007f, 0x00000020,
	0x2542, 0x00010000, 0x00010000,
	0x2b05, 0x00000200, 0x000002fb,
	0x2b04, 0xffffffff, 0x0000543b,
	0x2b03, 0xffffffff, 0xa9210876,
	0x2234, 0xffffffff, 0x000fff40,
	0x2235, 0x0000001f, 0x00000010,
	0x0504, 0x20000000, 0x20fffed8,
77 78 79 80 81
	0x0570, 0x000c0fc0, 0x000c0400,
	0x052c, 0x0fffffff, 0xffffffff,
	0x052d, 0x0fffffff, 0x0fffffff,
	0x052e, 0x0fffffff, 0x0fffffff,
	0x052f, 0x0fffffff, 0x0fffffff
K
Ken Wang 已提交
82 83 84 85 86 87 88 89 90
};

static const u32 tahiti_golden_registers2[] =
{
	0x0319, 0x00000001, 0x00000001
};

static const u32 tahiti_golden_rlc_registers[] =
{
91
	0x263e, 0xffffffff, 0x12011003,
K
Ken Wang 已提交
92 93 94 95 96
	0x3109, 0xffffffff, 0x00601005,
	0x311f, 0xffffffff, 0x10104040,
	0x3122, 0xffffffff, 0x0100000a,
	0x30c5, 0xffffffff, 0x00000800,
	0x30c3, 0xffffffff, 0x800000f4,
97
	0x3d2a, 0x00000008, 0x00000000
K
Ken Wang 已提交
98 99 100 101
};

static const u32 pitcairn_golden_registers[] =
{
102
	0x17bc, 0x00000030, 0x00000011,
K
Ken Wang 已提交
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	0x2684, 0x00010000, 0x00018208,
	0x260c, 0xffffffff, 0x00000000,
	0x260d, 0xf00fffff, 0x00000400,
	0x260e, 0x0002021c, 0x00020200,
	0x031e, 0x00000080, 0x00000000,
	0x340c, 0x000300c0, 0x00800040,
	0x360c, 0x000300c0, 0x00800040,
	0x16ec, 0x000000f0, 0x00000070,
	0x16f0, 0x00200000, 0x50100000,
	0x1c0c, 0x31000311, 0x00000011,
	0x0ab9, 0x00073ffe, 0x000022a2,
	0x0903, 0x000007ff, 0x00000000,
	0x2285, 0xf000001f, 0x00000007,
	0x22c9, 0xffffffff, 0x00ffffff,
	0x22c4, 0x0000ff0f, 0x00000000,
	0xa293, 0x07ffffff, 0x4e000000,
	0xa0d4, 0x3f3f3fff, 0x2a00126a,
120
	0x000c, 0xffffffff, 0x0040,
K
Ken Wang 已提交
121 122 123 124 125 126 127 128
	0x000d, 0x00000040, 0x00004040,
	0x2440, 0x07ffffff, 0x03000000,
	0x2418, 0x0000007f, 0x00000020,
	0x2542, 0x00010000, 0x00010000,
	0x2b05, 0x000003ff, 0x000000f7,
	0x2b04, 0xffffffff, 0x00000000,
	0x2b03, 0xffffffff, 0x32761054,
	0x2235, 0x0000001f, 0x00000010,
129 130 131 132 133
	0x0570, 0x000c0fc0, 0x000c0400,
	0x052c, 0x0fffffff, 0xffffffff,
	0x052d, 0x0fffffff, 0x0fffffff,
	0x052e, 0x0fffffff, 0x0fffffff,
	0x052f, 0x0fffffff, 0x0fffffff
K
Ken Wang 已提交
134 135 136 137
};

static const u32 pitcairn_golden_rlc_registers[] =
{
138
	0x263e, 0xffffffff, 0x12011003,
K
Ken Wang 已提交
139 140 141 142 143 144 145 146 147
	0x3109, 0xffffffff, 0x00601004,
	0x311f, 0xffffffff, 0x10102020,
	0x3122, 0xffffffff, 0x01000020,
	0x30c5, 0xffffffff, 0x00000800,
	0x30c3, 0xffffffff, 0x800000a4
};

static const u32 verde_pg_init[] =
{
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
	0x0d4f, 0xffffffff, 0x40000,
	0x0d4e, 0xffffffff, 0x200010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x7007,
	0x0d4e, 0xffffffff, 0x300010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x400000,
	0x0d4e, 0xffffffff, 0x100010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x120200,
	0x0d4e, 0xffffffff, 0x500010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x1e1e16,
	0x0d4e, 0xffffffff, 0x600010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x171f1e,
	0x0d4e, 0xffffffff, 0x700010ff,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4f, 0xffffffff, 0x0,
	0x0d4e, 0xffffffff, 0x9ff,
	0x0d40, 0xffffffff, 0x0,
	0x0d41, 0xffffffff, 0x10000800,
	0x0d41, 0xffffffff, 0xf,
	0x0d41, 0xffffffff, 0xf,
	0x0d40, 0xffffffff, 0x4,
	0x0d41, 0xffffffff, 0x1000051e,
	0x0d41, 0xffffffff, 0xffff,
	0x0d41, 0xffffffff, 0xffff,
	0x0d40, 0xffffffff, 0x8,
	0x0d41, 0xffffffff, 0x80500,
	0x0d40, 0xffffffff, 0x12,
	0x0d41, 0xffffffff, 0x9050c,
	0x0d40, 0xffffffff, 0x1d,
	0x0d41, 0xffffffff, 0xb052c,
	0x0d40, 0xffffffff, 0x2a,
	0x0d41, 0xffffffff, 0x1053e,
	0x0d40, 0xffffffff, 0x2d,
	0x0d41, 0xffffffff, 0x10546,
	0x0d40, 0xffffffff, 0x30,
	0x0d41, 0xffffffff, 0xa054e,
	0x0d40, 0xffffffff, 0x3c,
	0x0d41, 0xffffffff, 0x1055f,
	0x0d40, 0xffffffff, 0x3f,
	0x0d41, 0xffffffff, 0x10567,
	0x0d40, 0xffffffff, 0x42,
	0x0d41, 0xffffffff, 0x1056f,
	0x0d40, 0xffffffff, 0x45,
	0x0d41, 0xffffffff, 0x10572,
	0x0d40, 0xffffffff, 0x48,
	0x0d41, 0xffffffff, 0x20575,
	0x0d40, 0xffffffff, 0x4c,
	0x0d41, 0xffffffff, 0x190801,
	0x0d40, 0xffffffff, 0x67,
	0x0d41, 0xffffffff, 0x1082a,
	0x0d40, 0xffffffff, 0x6a,
	0x0d41, 0xffffffff, 0x1b082d,
	0x0d40, 0xffffffff, 0x87,
	0x0d41, 0xffffffff, 0x310851,
	0x0d40, 0xffffffff, 0xba,
	0x0d41, 0xffffffff, 0x891,
	0x0d40, 0xffffffff, 0xbc,
	0x0d41, 0xffffffff, 0x893,
	0x0d40, 0xffffffff, 0xbe,
	0x0d41, 0xffffffff, 0x20895,
	0x0d40, 0xffffffff, 0xc2,
	0x0d41, 0xffffffff, 0x20899,
	0x0d40, 0xffffffff, 0xc6,
	0x0d41, 0xffffffff, 0x2089d,
	0x0d40, 0xffffffff, 0xca,
	0x0d41, 0xffffffff, 0x8a1,
	0x0d40, 0xffffffff, 0xcc,
	0x0d41, 0xffffffff, 0x8a3,
	0x0d40, 0xffffffff, 0xce,
	0x0d41, 0xffffffff, 0x308a5,
	0x0d40, 0xffffffff, 0xd3,
	0x0d41, 0xffffffff, 0x6d08cd,
	0x0d40, 0xffffffff, 0x142,
	0x0d41, 0xffffffff, 0x2000095a,
	0x0d41, 0xffffffff, 0x1,
	0x0d40, 0xffffffff, 0x144,
	0x0d41, 0xffffffff, 0x301f095b,
	0x0d40, 0xffffffff, 0x165,
	0x0d41, 0xffffffff, 0xc094d,
	0x0d40, 0xffffffff, 0x173,
	0x0d41, 0xffffffff, 0xf096d,
	0x0d40, 0xffffffff, 0x184,
	0x0d41, 0xffffffff, 0x15097f,
	0x0d40, 0xffffffff, 0x19b,
	0x0d41, 0xffffffff, 0xc0998,
	0x0d40, 0xffffffff, 0x1a9,
	0x0d41, 0xffffffff, 0x409a7,
	0x0d40, 0xffffffff, 0x1af,
	0x0d41, 0xffffffff, 0xcdc,
	0x0d40, 0xffffffff, 0x1b1,
	0x0d41, 0xffffffff, 0x800,
	0x0d42, 0xffffffff, 0x6c9b2000,
	0x0d44, 0xfc00, 0x2000,
	0x0d51, 0xffffffff, 0xfc0,
	0x0a35, 0x00000100, 0x100
K
Ken Wang 已提交
271 272 273 274
};

static const u32 verde_golden_rlc_registers[] =
{
275
	0x263e, 0xffffffff, 0x02010002,
K
Ken Wang 已提交
276 277 278 279 280 281 282 283 284
	0x3109, 0xffffffff, 0x033f1005,
	0x311f, 0xffffffff, 0x10808020,
	0x3122, 0xffffffff, 0x00800008,
	0x30c5, 0xffffffff, 0x00001000,
	0x30c3, 0xffffffff, 0x80010014
};

static const u32 verde_golden_registers[] =
{
285
	0x17bc, 0x00000030, 0x00000011,
K
Ken Wang 已提交
286 287 288 289 290 291 292 293 294 295 296 297 298
	0x2684, 0x00010000, 0x00018208,
	0x260c, 0xffffffff, 0x00000000,
	0x260d, 0xf00fffff, 0x00000400,
	0x260e, 0x0002021c, 0x00020200,
	0x031e, 0x00000080, 0x00000000,
	0x340c, 0x000300c0, 0x00800040,
	0x360c, 0x000300c0, 0x00800040,
	0x16ec, 0x000000f0, 0x00000070,
	0x16f0, 0x00200000, 0x50100000,
	0x1c0c, 0x31000311, 0x00000011,
	0x0ab9, 0x00073ffe, 0x000022a2,
	0x0903, 0x000007ff, 0x00000000,
	0x2285, 0xf000001f, 0x00000007,
299
	0x22c9, 0xffffffff, 0x00ffffff,
K
Ken Wang 已提交
300 301 302
	0x22c4, 0x0000ff0f, 0x00000000,
	0xa293, 0x07ffffff, 0x4e000000,
	0xa0d4, 0x3f3f3fff, 0x0000124a,
303
	0x000c, 0xffffffff, 0x0040,
K
Ken Wang 已提交
304 305 306 307 308 309 310 311 312 313
	0x000d, 0x00000040, 0x00004040,
	0x2440, 0x07ffffff, 0x03000000,
	0x23a2, 0x01ff1f3f, 0x00000000,
	0x23a1, 0x01ff1f3f, 0x00000000,
	0x2418, 0x0000007f, 0x00000020,
	0x2542, 0x00010000, 0x00010000,
	0x2b05, 0x000003ff, 0x00000003,
	0x2b04, 0xffffffff, 0x00000000,
	0x2b03, 0xffffffff, 0x00001032,
	0x2235, 0x0000001f, 0x00000010,
314 315 316 317 318
	0x0570, 0x000c0fc0, 0x000c0400,
	0x052c, 0x0fffffff, 0xffffffff,
	0x052d, 0x0fffffff, 0x0fffffff,
	0x052e, 0x0fffffff, 0x0fffffff,
	0x052f, 0x0fffffff, 0x0fffffff
K
Ken Wang 已提交
319 320 321 322
};

static const u32 oland_golden_registers[] =
{
323
	0x17bc, 0x00000030, 0x00000011,
K
Ken Wang 已提交
324 325 326 327 328 329 330 331
	0x2684, 0x00010000, 0x00018208,
	0x260c, 0xffffffff, 0x00000000,
	0x260d, 0xf00fffff, 0x00000400,
	0x260e, 0x0002021c, 0x00020200,
	0x031e, 0x00000080, 0x00000000,
	0x340c, 0x000300c0, 0x00800040,
	0x360c, 0x000300c0, 0x00800040,
	0x16ec, 0x000000f0, 0x00000070,
332
	0x16f0, 0x00200000, 0x50100000,
K
Ken Wang 已提交
333 334 335 336 337 338 339 340
	0x1c0c, 0x31000311, 0x00000011,
	0x0ab9, 0x00073ffe, 0x000022a2,
	0x0903, 0x000007ff, 0x00000000,
	0x2285, 0xf000001f, 0x00000007,
	0x22c9, 0xffffffff, 0x00ffffff,
	0x22c4, 0x0000ff0f, 0x00000000,
	0xa293, 0x07ffffff, 0x4e000000,
	0xa0d4, 0x3f3f3fff, 0x00000082,
341
	0x000c, 0xffffffff, 0x0040,
K
Ken Wang 已提交
342 343 344 345 346 347 348 349
	0x000d, 0x00000040, 0x00004040,
	0x2440, 0x07ffffff, 0x03000000,
	0x2418, 0x0000007f, 0x00000020,
	0x2542, 0x00010000, 0x00010000,
	0x2b05, 0x000003ff, 0x000000f3,
	0x2b04, 0xffffffff, 0x00000000,
	0x2b03, 0xffffffff, 0x00003210,
	0x2235, 0x0000001f, 0x00000010,
350 351 352 353 354
	0x0570, 0x000c0fc0, 0x000c0400,
	0x052c, 0x0fffffff, 0xffffffff,
	0x052d, 0x0fffffff, 0x0fffffff,
	0x052e, 0x0fffffff, 0x0fffffff,
	0x052f, 0x0fffffff, 0x0fffffff
K
Ken Wang 已提交
355 356 357 358
};

static const u32 oland_golden_rlc_registers[] =
{
359
	0x263e, 0xffffffff, 0x02010002,
K
Ken Wang 已提交
360 361 362 363 364 365 366 367 368
	0x3109, 0xffffffff, 0x00601005,
	0x311f, 0xffffffff, 0x10104040,
	0x3122, 0xffffffff, 0x0100000a,
	0x30c5, 0xffffffff, 0x00000800,
	0x30c3, 0xffffffff, 0x800000f4
};

static const u32 hainan_golden_registers[] =
{
369
	0x17bc, 0x00000030, 0x00000011,
K
Ken Wang 已提交
370 371 372 373
	0x2684, 0x00010000, 0x00018208,
	0x260c, 0xffffffff, 0x00000000,
	0x260d, 0xf00fffff, 0x00000400,
	0x260e, 0x0002021c, 0x00020200,
374 375
	0x031e, 0x00000080, 0x00000000,
	0x3430, 0xff000fff, 0x00000100,
K
Ken Wang 已提交
376 377 378
	0x340c, 0x000300c0, 0x00800040,
	0x3630, 0xff000fff, 0x00000100,
	0x360c, 0x000300c0, 0x00800040,
379 380 381
	0x16ec, 0x000000f0, 0x00000070,
	0x16f0, 0x00200000, 0x50100000,
	0x1c0c, 0x31000311, 0x00000011,
K
Ken Wang 已提交
382 383 384 385 386
	0x0ab9, 0x00073ffe, 0x000022a2,
	0x0903, 0x000007ff, 0x00000000,
	0x2285, 0xf000001f, 0x00000007,
	0x22c9, 0xffffffff, 0x00ffffff,
	0x22c4, 0x0000ff0f, 0x00000000,
387
	0xa293, 0x07ffffff, 0x4e000000,
K
Ken Wang 已提交
388
	0xa0d4, 0x3f3f3fff, 0x00000000,
389
	0x000c, 0xffffffff, 0x0040,
K
Ken Wang 已提交
390 391 392 393 394 395 396 397
	0x000d, 0x00000040, 0x00004040,
	0x2440, 0x03e00000, 0x03600000,
	0x2418, 0x0000007f, 0x00000020,
	0x2542, 0x00010000, 0x00010000,
	0x2b05, 0x000003ff, 0x000000f1,
	0x2b04, 0xffffffff, 0x00000000,
	0x2b03, 0xffffffff, 0x00003210,
	0x2235, 0x0000001f, 0x00000010,
398 399 400 401 402
	0x0570, 0x000c0fc0, 0x000c0400,
	0x052c, 0x0fffffff, 0xffffffff,
	0x052d, 0x0fffffff, 0x0fffffff,
	0x052e, 0x0fffffff, 0x0fffffff,
	0x052f, 0x0fffffff, 0x0fffffff
K
Ken Wang 已提交
403 404 405 406
};

static const u32 hainan_golden_registers2[] =
{
407
	0x263e, 0xffffffff, 0x2011003
K
Ken Wang 已提交
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
};

static const u32 tahiti_mgcg_cgcg_init[] =
{
	0x3100, 0xffffffff, 0xfffffffc,
	0x200b, 0xffffffff, 0xe0000000,
	0x2698, 0xffffffff, 0x00000100,
	0x24a9, 0xffffffff, 0x00000100,
	0x3059, 0xffffffff, 0x00000100,
	0x25dd, 0xffffffff, 0x00000100,
	0x2261, 0xffffffff, 0x06000100,
	0x2286, 0xffffffff, 0x00000100,
	0x24a8, 0xffffffff, 0x00000100,
	0x30e0, 0xffffffff, 0x00000100,
	0x22ca, 0xffffffff, 0x00000100,
	0x2451, 0xffffffff, 0x00000100,
	0x2362, 0xffffffff, 0x00000100,
	0x2363, 0xffffffff, 0x00000100,
	0x240c, 0xffffffff, 0x00000100,
	0x240d, 0xffffffff, 0x00000100,
	0x240e, 0xffffffff, 0x00000100,
	0x240f, 0xffffffff, 0x00000100,
	0x2b60, 0xffffffff, 0x00000100,
	0x2b15, 0xffffffff, 0x00000100,
	0x225f, 0xffffffff, 0x06000100,
	0x261a, 0xffffffff, 0x00000100,
	0x2544, 0xffffffff, 0x00000100,
	0x2bc1, 0xffffffff, 0x00000100,
	0x2b81, 0xffffffff, 0x00000100,
	0x2527, 0xffffffff, 0x00000100,
	0x200b, 0xffffffff, 0xe0000000,
	0x2458, 0xffffffff, 0x00010000,
	0x2459, 0xffffffff, 0x00030002,
	0x245a, 0xffffffff, 0x00040007,
	0x245b, 0xffffffff, 0x00060005,
	0x245c, 0xffffffff, 0x00090008,
	0x245d, 0xffffffff, 0x00020001,
	0x245e, 0xffffffff, 0x00040003,
	0x245f, 0xffffffff, 0x00000007,
	0x2460, 0xffffffff, 0x00060005,
	0x2461, 0xffffffff, 0x00090008,
	0x2462, 0xffffffff, 0x00030002,
	0x2463, 0xffffffff, 0x00050004,
	0x2464, 0xffffffff, 0x00000008,
	0x2465, 0xffffffff, 0x00070006,
	0x2466, 0xffffffff, 0x000a0009,
	0x2467, 0xffffffff, 0x00040003,
	0x2468, 0xffffffff, 0x00060005,
	0x2469, 0xffffffff, 0x00000009,
	0x246a, 0xffffffff, 0x00080007,
	0x246b, 0xffffffff, 0x000b000a,
	0x246c, 0xffffffff, 0x00050004,
	0x246d, 0xffffffff, 0x00070006,
	0x246e, 0xffffffff, 0x0008000b,
	0x246f, 0xffffffff, 0x000a0009,
	0x2470, 0xffffffff, 0x000d000c,
	0x2471, 0xffffffff, 0x00060005,
	0x2472, 0xffffffff, 0x00080007,
	0x2473, 0xffffffff, 0x0000000b,
	0x2474, 0xffffffff, 0x000a0009,
	0x2475, 0xffffffff, 0x000d000c,
	0x2476, 0xffffffff, 0x00070006,
	0x2477, 0xffffffff, 0x00090008,
	0x2478, 0xffffffff, 0x0000000c,
	0x2479, 0xffffffff, 0x000b000a,
	0x247a, 0xffffffff, 0x000e000d,
	0x247b, 0xffffffff, 0x00080007,
	0x247c, 0xffffffff, 0x000a0009,
	0x247d, 0xffffffff, 0x0000000d,
	0x247e, 0xffffffff, 0x000c000b,
	0x247f, 0xffffffff, 0x000f000e,
	0x2480, 0xffffffff, 0x00090008,
	0x2481, 0xffffffff, 0x000b000a,
	0x2482, 0xffffffff, 0x000c000f,
	0x2483, 0xffffffff, 0x000e000d,
	0x2484, 0xffffffff, 0x00110010,
	0x2485, 0xffffffff, 0x000a0009,
	0x2486, 0xffffffff, 0x000c000b,
	0x2487, 0xffffffff, 0x0000000f,
	0x2488, 0xffffffff, 0x000e000d,
	0x2489, 0xffffffff, 0x00110010,
	0x248a, 0xffffffff, 0x000b000a,
	0x248b, 0xffffffff, 0x000d000c,
	0x248c, 0xffffffff, 0x00000010,
	0x248d, 0xffffffff, 0x000f000e,
	0x248e, 0xffffffff, 0x00120011,
	0x248f, 0xffffffff, 0x000c000b,
	0x2490, 0xffffffff, 0x000e000d,
	0x2491, 0xffffffff, 0x00000011,
	0x2492, 0xffffffff, 0x0010000f,
	0x2493, 0xffffffff, 0x00130012,
	0x2494, 0xffffffff, 0x000d000c,
	0x2495, 0xffffffff, 0x000f000e,
	0x2496, 0xffffffff, 0x00100013,
	0x2497, 0xffffffff, 0x00120011,
	0x2498, 0xffffffff, 0x00150014,
	0x2499, 0xffffffff, 0x000e000d,
	0x249a, 0xffffffff, 0x0010000f,
	0x249b, 0xffffffff, 0x00000013,
	0x249c, 0xffffffff, 0x00120011,
	0x249d, 0xffffffff, 0x00150014,
	0x249e, 0xffffffff, 0x000f000e,
	0x249f, 0xffffffff, 0x00110010,
	0x24a0, 0xffffffff, 0x00000014,
	0x24a1, 0xffffffff, 0x00130012,
	0x24a2, 0xffffffff, 0x00160015,
	0x24a3, 0xffffffff, 0x0010000f,
	0x24a4, 0xffffffff, 0x00120011,
	0x24a5, 0xffffffff, 0x00000015,
	0x24a6, 0xffffffff, 0x00140013,
	0x24a7, 0xffffffff, 0x00170016,
	0x2454, 0xffffffff, 0x96940200,
	0x21c2, 0xffffffff, 0x00900100,
	0x311e, 0xffffffff, 0x00000080,
	0x3101, 0xffffffff, 0x0020003f,
523 524 525 526 527 528 529 530
	0x000c, 0xffffffff, 0x0000001c,
	0x000d, 0x000f0000, 0x000f0000,
	0x0583, 0xffffffff, 0x00000100,
	0x0409, 0xffffffff, 0x00000100,
	0x040b, 0x00000101, 0x00000000,
	0x082a, 0xffffffff, 0x00000104,
	0x0993, 0x000c0000, 0x000c0000,
	0x0992, 0x000c0000, 0x000c0000,
K
Ken Wang 已提交
531 532
	0x1579, 0xff000fff, 0x00000100,
	0x157a, 0x00000001, 0x00000001,
533 534
	0x0bd4, 0x00000001, 0x00000001,
	0x0c33, 0xc0000fff, 0x00000104,
K
Ken Wang 已提交
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
	0x3079, 0x00000001, 0x00000001,
	0x3430, 0xfffffff0, 0x00000100,
	0x3630, 0xfffffff0, 0x00000100
};
static const u32 pitcairn_mgcg_cgcg_init[] =
{
	0x3100, 0xffffffff, 0xfffffffc,
	0x200b, 0xffffffff, 0xe0000000,
	0x2698, 0xffffffff, 0x00000100,
	0x24a9, 0xffffffff, 0x00000100,
	0x3059, 0xffffffff, 0x00000100,
	0x25dd, 0xffffffff, 0x00000100,
	0x2261, 0xffffffff, 0x06000100,
	0x2286, 0xffffffff, 0x00000100,
	0x24a8, 0xffffffff, 0x00000100,
	0x30e0, 0xffffffff, 0x00000100,
	0x22ca, 0xffffffff, 0x00000100,
	0x2451, 0xffffffff, 0x00000100,
	0x2362, 0xffffffff, 0x00000100,
	0x2363, 0xffffffff, 0x00000100,
	0x240c, 0xffffffff, 0x00000100,
	0x240d, 0xffffffff, 0x00000100,
	0x240e, 0xffffffff, 0x00000100,
	0x240f, 0xffffffff, 0x00000100,
	0x2b60, 0xffffffff, 0x00000100,
	0x2b15, 0xffffffff, 0x00000100,
	0x225f, 0xffffffff, 0x06000100,
	0x261a, 0xffffffff, 0x00000100,
	0x2544, 0xffffffff, 0x00000100,
	0x2bc1, 0xffffffff, 0x00000100,
	0x2b81, 0xffffffff, 0x00000100,
	0x2527, 0xffffffff, 0x00000100,
	0x200b, 0xffffffff, 0xe0000000,
	0x2458, 0xffffffff, 0x00010000,
	0x2459, 0xffffffff, 0x00030002,
	0x245a, 0xffffffff, 0x00040007,
	0x245b, 0xffffffff, 0x00060005,
	0x245c, 0xffffffff, 0x00090008,
	0x245d, 0xffffffff, 0x00020001,
	0x245e, 0xffffffff, 0x00040003,
	0x245f, 0xffffffff, 0x00000007,
	0x2460, 0xffffffff, 0x00060005,
	0x2461, 0xffffffff, 0x00090008,
	0x2462, 0xffffffff, 0x00030002,
	0x2463, 0xffffffff, 0x00050004,
	0x2464, 0xffffffff, 0x00000008,
	0x2465, 0xffffffff, 0x00070006,
	0x2466, 0xffffffff, 0x000a0009,
	0x2467, 0xffffffff, 0x00040003,
	0x2468, 0xffffffff, 0x00060005,
	0x2469, 0xffffffff, 0x00000009,
	0x246a, 0xffffffff, 0x00080007,
	0x246b, 0xffffffff, 0x000b000a,
	0x246c, 0xffffffff, 0x00050004,
	0x246d, 0xffffffff, 0x00070006,
	0x246e, 0xffffffff, 0x0008000b,
	0x246f, 0xffffffff, 0x000a0009,
	0x2470, 0xffffffff, 0x000d000c,
	0x2480, 0xffffffff, 0x00090008,
	0x2481, 0xffffffff, 0x000b000a,
	0x2482, 0xffffffff, 0x000c000f,
	0x2483, 0xffffffff, 0x000e000d,
	0x2484, 0xffffffff, 0x00110010,
	0x2485, 0xffffffff, 0x000a0009,
	0x2486, 0xffffffff, 0x000c000b,
	0x2487, 0xffffffff, 0x0000000f,
	0x2488, 0xffffffff, 0x000e000d,
	0x2489, 0xffffffff, 0x00110010,
	0x248a, 0xffffffff, 0x000b000a,
	0x248b, 0xffffffff, 0x000d000c,
	0x248c, 0xffffffff, 0x00000010,
	0x248d, 0xffffffff, 0x000f000e,
	0x248e, 0xffffffff, 0x00120011,
	0x248f, 0xffffffff, 0x000c000b,
	0x2490, 0xffffffff, 0x000e000d,
	0x2491, 0xffffffff, 0x00000011,
	0x2492, 0xffffffff, 0x0010000f,
	0x2493, 0xffffffff, 0x00130012,
	0x2494, 0xffffffff, 0x000d000c,
	0x2495, 0xffffffff, 0x000f000e,
	0x2496, 0xffffffff, 0x00100013,
	0x2497, 0xffffffff, 0x00120011,
	0x2498, 0xffffffff, 0x00150014,
	0x2454, 0xffffffff, 0x96940200,
	0x21c2, 0xffffffff, 0x00900100,
	0x311e, 0xffffffff, 0x00000080,
	0x3101, 0xffffffff, 0x0020003f,
622 623 624 625 626 627
	0x000c, 0xffffffff, 0x0000001c,
	0x000d, 0x000f0000, 0x000f0000,
	0x0583, 0xffffffff, 0x00000100,
	0x0409, 0xffffffff, 0x00000100,
	0x040b, 0x00000101, 0x00000000,
	0x082a, 0xffffffff, 0x00000104,
K
Ken Wang 已提交
628 629
	0x1579, 0xff000fff, 0x00000100,
	0x157a, 0x00000001, 0x00000001,
630 631
	0x0bd4, 0x00000001, 0x00000001,
	0x0c33, 0xc0000fff, 0x00000104,
K
Ken Wang 已提交
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	0x3079, 0x00000001, 0x00000001,
	0x3430, 0xfffffff0, 0x00000100,
	0x3630, 0xfffffff0, 0x00000100
};
static const u32 verde_mgcg_cgcg_init[] =
{
	0x3100, 0xffffffff, 0xfffffffc,
	0x200b, 0xffffffff, 0xe0000000,
	0x2698, 0xffffffff, 0x00000100,
	0x24a9, 0xffffffff, 0x00000100,
	0x3059, 0xffffffff, 0x00000100,
	0x25dd, 0xffffffff, 0x00000100,
	0x2261, 0xffffffff, 0x06000100,
	0x2286, 0xffffffff, 0x00000100,
	0x24a8, 0xffffffff, 0x00000100,
	0x30e0, 0xffffffff, 0x00000100,
	0x22ca, 0xffffffff, 0x00000100,
	0x2451, 0xffffffff, 0x00000100,
	0x2362, 0xffffffff, 0x00000100,
	0x2363, 0xffffffff, 0x00000100,
	0x240c, 0xffffffff, 0x00000100,
	0x240d, 0xffffffff, 0x00000100,
	0x240e, 0xffffffff, 0x00000100,
	0x240f, 0xffffffff, 0x00000100,
	0x2b60, 0xffffffff, 0x00000100,
	0x2b15, 0xffffffff, 0x00000100,
	0x225f, 0xffffffff, 0x06000100,
	0x261a, 0xffffffff, 0x00000100,
	0x2544, 0xffffffff, 0x00000100,
	0x2bc1, 0xffffffff, 0x00000100,
	0x2b81, 0xffffffff, 0x00000100,
	0x2527, 0xffffffff, 0x00000100,
	0x200b, 0xffffffff, 0xe0000000,
	0x2458, 0xffffffff, 0x00010000,
	0x2459, 0xffffffff, 0x00030002,
	0x245a, 0xffffffff, 0x00040007,
	0x245b, 0xffffffff, 0x00060005,
	0x245c, 0xffffffff, 0x00090008,
	0x245d, 0xffffffff, 0x00020001,
	0x245e, 0xffffffff, 0x00040003,
	0x245f, 0xffffffff, 0x00000007,
	0x2460, 0xffffffff, 0x00060005,
	0x2461, 0xffffffff, 0x00090008,
	0x2462, 0xffffffff, 0x00030002,
	0x2463, 0xffffffff, 0x00050004,
	0x2464, 0xffffffff, 0x00000008,
	0x2465, 0xffffffff, 0x00070006,
	0x2466, 0xffffffff, 0x000a0009,
	0x2467, 0xffffffff, 0x00040003,
	0x2468, 0xffffffff, 0x00060005,
	0x2469, 0xffffffff, 0x00000009,
	0x246a, 0xffffffff, 0x00080007,
	0x246b, 0xffffffff, 0x000b000a,
	0x246c, 0xffffffff, 0x00050004,
	0x246d, 0xffffffff, 0x00070006,
	0x246e, 0xffffffff, 0x0008000b,
	0x246f, 0xffffffff, 0x000a0009,
	0x2470, 0xffffffff, 0x000d000c,
	0x2480, 0xffffffff, 0x00090008,
	0x2481, 0xffffffff, 0x000b000a,
	0x2482, 0xffffffff, 0x000c000f,
	0x2483, 0xffffffff, 0x000e000d,
	0x2484, 0xffffffff, 0x00110010,
	0x2485, 0xffffffff, 0x000a0009,
	0x2486, 0xffffffff, 0x000c000b,
	0x2487, 0xffffffff, 0x0000000f,
	0x2488, 0xffffffff, 0x000e000d,
	0x2489, 0xffffffff, 0x00110010,
	0x248a, 0xffffffff, 0x000b000a,
	0x248b, 0xffffffff, 0x000d000c,
	0x248c, 0xffffffff, 0x00000010,
	0x248d, 0xffffffff, 0x000f000e,
	0x248e, 0xffffffff, 0x00120011,
	0x248f, 0xffffffff, 0x000c000b,
	0x2490, 0xffffffff, 0x000e000d,
	0x2491, 0xffffffff, 0x00000011,
	0x2492, 0xffffffff, 0x0010000f,
	0x2493, 0xffffffff, 0x00130012,
	0x2494, 0xffffffff, 0x000d000c,
	0x2495, 0xffffffff, 0x000f000e,
	0x2496, 0xffffffff, 0x00100013,
	0x2497, 0xffffffff, 0x00120011,
	0x2498, 0xffffffff, 0x00150014,
	0x2454, 0xffffffff, 0x96940200,
	0x21c2, 0xffffffff, 0x00900100,
	0x311e, 0xffffffff, 0x00000080,
	0x3101, 0xffffffff, 0x0020003f,
719 720 721 722 723 724 725 726
	0x000c, 0xffffffff, 0x0000001c,
	0x000d, 0x000f0000, 0x000f0000,
	0x0583, 0xffffffff, 0x00000100,
	0x0409, 0xffffffff, 0x00000100,
	0x040b, 0x00000101, 0x00000000,
	0x082a, 0xffffffff, 0x00000104,
	0x0993, 0x000c0000, 0x000c0000,
	0x0992, 0x000c0000, 0x000c0000,
K
Ken Wang 已提交
727 728
	0x1579, 0xff000fff, 0x00000100,
	0x157a, 0x00000001, 0x00000001,
729 730
	0x0bd4, 0x00000001, 0x00000001,
	0x0c33, 0xc0000fff, 0x00000104,
K
Ken Wang 已提交
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
	0x3079, 0x00000001, 0x00000001,
	0x3430, 0xfffffff0, 0x00000100,
	0x3630, 0xfffffff0, 0x00000100
};
static const u32 oland_mgcg_cgcg_init[] =
{
	0x3100, 0xffffffff, 0xfffffffc,
	0x200b, 0xffffffff, 0xe0000000,
	0x2698, 0xffffffff, 0x00000100,
	0x24a9, 0xffffffff, 0x00000100,
	0x3059, 0xffffffff, 0x00000100,
	0x25dd, 0xffffffff, 0x00000100,
	0x2261, 0xffffffff, 0x06000100,
	0x2286, 0xffffffff, 0x00000100,
	0x24a8, 0xffffffff, 0x00000100,
	0x30e0, 0xffffffff, 0x00000100,
	0x22ca, 0xffffffff, 0x00000100,
	0x2451, 0xffffffff, 0x00000100,
	0x2362, 0xffffffff, 0x00000100,
	0x2363, 0xffffffff, 0x00000100,
	0x240c, 0xffffffff, 0x00000100,
	0x240d, 0xffffffff, 0x00000100,
	0x240e, 0xffffffff, 0x00000100,
	0x240f, 0xffffffff, 0x00000100,
	0x2b60, 0xffffffff, 0x00000100,
	0x2b15, 0xffffffff, 0x00000100,
	0x225f, 0xffffffff, 0x06000100,
	0x261a, 0xffffffff, 0x00000100,
	0x2544, 0xffffffff, 0x00000100,
	0x2bc1, 0xffffffff, 0x00000100,
	0x2b81, 0xffffffff, 0x00000100,
	0x2527, 0xffffffff, 0x00000100,
	0x200b, 0xffffffff, 0xe0000000,
	0x2458, 0xffffffff, 0x00010000,
	0x2459, 0xffffffff, 0x00030002,
	0x245a, 0xffffffff, 0x00040007,
	0x245b, 0xffffffff, 0x00060005,
	0x245c, 0xffffffff, 0x00090008,
	0x245d, 0xffffffff, 0x00020001,
	0x245e, 0xffffffff, 0x00040003,
	0x245f, 0xffffffff, 0x00000007,
	0x2460, 0xffffffff, 0x00060005,
	0x2461, 0xffffffff, 0x00090008,
	0x2462, 0xffffffff, 0x00030002,
	0x2463, 0xffffffff, 0x00050004,
	0x2464, 0xffffffff, 0x00000008,
	0x2465, 0xffffffff, 0x00070006,
	0x2466, 0xffffffff, 0x000a0009,
	0x2467, 0xffffffff, 0x00040003,
	0x2468, 0xffffffff, 0x00060005,
	0x2469, 0xffffffff, 0x00000009,
	0x246a, 0xffffffff, 0x00080007,
	0x246b, 0xffffffff, 0x000b000a,
	0x246c, 0xffffffff, 0x00050004,
	0x246d, 0xffffffff, 0x00070006,
	0x246e, 0xffffffff, 0x0008000b,
	0x246f, 0xffffffff, 0x000a0009,
	0x2470, 0xffffffff, 0x000d000c,
	0x2471, 0xffffffff, 0x00060005,
	0x2472, 0xffffffff, 0x00080007,
	0x2473, 0xffffffff, 0x0000000b,
	0x2474, 0xffffffff, 0x000a0009,
	0x2475, 0xffffffff, 0x000d000c,
	0x2454, 0xffffffff, 0x96940200,
	0x21c2, 0xffffffff, 0x00900100,
	0x311e, 0xffffffff, 0x00000080,
	0x3101, 0xffffffff, 0x0020003f,
798 799 800 801 802 803 804 805
	0x000c, 0xffffffff, 0x0000001c,
	0x000d, 0x000f0000, 0x000f0000,
	0x0583, 0xffffffff, 0x00000100,
	0x0409, 0xffffffff, 0x00000100,
	0x040b, 0x00000101, 0x00000000,
	0x082a, 0xffffffff, 0x00000104,
	0x0993, 0x000c0000, 0x000c0000,
	0x0992, 0x000c0000, 0x000c0000,
K
Ken Wang 已提交
806 807
	0x1579, 0xff000fff, 0x00000100,
	0x157a, 0x00000001, 0x00000001,
808 809
	0x0bd4, 0x00000001, 0x00000001,
	0x0c33, 0xc0000fff, 0x00000104,
K
Ken Wang 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
	0x3079, 0x00000001, 0x00000001,
	0x3430, 0xfffffff0, 0x00000100,
	0x3630, 0xfffffff0, 0x00000100
};
static const u32 hainan_mgcg_cgcg_init[] =
{
	0x3100, 0xffffffff, 0xfffffffc,
	0x200b, 0xffffffff, 0xe0000000,
	0x2698, 0xffffffff, 0x00000100,
	0x24a9, 0xffffffff, 0x00000100,
	0x3059, 0xffffffff, 0x00000100,
	0x25dd, 0xffffffff, 0x00000100,
	0x2261, 0xffffffff, 0x06000100,
	0x2286, 0xffffffff, 0x00000100,
	0x24a8, 0xffffffff, 0x00000100,
	0x30e0, 0xffffffff, 0x00000100,
	0x22ca, 0xffffffff, 0x00000100,
	0x2451, 0xffffffff, 0x00000100,
	0x2362, 0xffffffff, 0x00000100,
	0x2363, 0xffffffff, 0x00000100,
	0x240c, 0xffffffff, 0x00000100,
	0x240d, 0xffffffff, 0x00000100,
	0x240e, 0xffffffff, 0x00000100,
	0x240f, 0xffffffff, 0x00000100,
	0x2b60, 0xffffffff, 0x00000100,
	0x2b15, 0xffffffff, 0x00000100,
	0x225f, 0xffffffff, 0x06000100,
	0x261a, 0xffffffff, 0x00000100,
	0x2544, 0xffffffff, 0x00000100,
	0x2bc1, 0xffffffff, 0x00000100,
	0x2b81, 0xffffffff, 0x00000100,
	0x2527, 0xffffffff, 0x00000100,
	0x200b, 0xffffffff, 0xe0000000,
	0x2458, 0xffffffff, 0x00010000,
	0x2459, 0xffffffff, 0x00030002,
	0x245a, 0xffffffff, 0x00040007,
	0x245b, 0xffffffff, 0x00060005,
	0x245c, 0xffffffff, 0x00090008,
	0x245d, 0xffffffff, 0x00020001,
	0x245e, 0xffffffff, 0x00040003,
	0x245f, 0xffffffff, 0x00000007,
	0x2460, 0xffffffff, 0x00060005,
	0x2461, 0xffffffff, 0x00090008,
	0x2462, 0xffffffff, 0x00030002,
	0x2463, 0xffffffff, 0x00050004,
	0x2464, 0xffffffff, 0x00000008,
	0x2465, 0xffffffff, 0x00070006,
	0x2466, 0xffffffff, 0x000a0009,
	0x2467, 0xffffffff, 0x00040003,
	0x2468, 0xffffffff, 0x00060005,
	0x2469, 0xffffffff, 0x00000009,
	0x246a, 0xffffffff, 0x00080007,
	0x246b, 0xffffffff, 0x000b000a,
	0x246c, 0xffffffff, 0x00050004,
	0x246d, 0xffffffff, 0x00070006,
	0x246e, 0xffffffff, 0x0008000b,
	0x246f, 0xffffffff, 0x000a0009,
	0x2470, 0xffffffff, 0x000d000c,
	0x2471, 0xffffffff, 0x00060005,
	0x2472, 0xffffffff, 0x00080007,
	0x2473, 0xffffffff, 0x0000000b,
	0x2474, 0xffffffff, 0x000a0009,
	0x2475, 0xffffffff, 0x000d000c,
	0x2454, 0xffffffff, 0x96940200,
	0x21c2, 0xffffffff, 0x00900100,
	0x311e, 0xffffffff, 0x00000080,
	0x3101, 0xffffffff, 0x0020003f,
877 878 879 880 881 882 883 884 885
	0x000c, 0xffffffff, 0x0000001c,
	0x000d, 0x000f0000, 0x000f0000,
	0x0583, 0xffffffff, 0x00000100,
	0x0409, 0xffffffff, 0x00000100,
	0x082a, 0xffffffff, 0x00000104,
	0x0993, 0x000c0000, 0x000c0000,
	0x0992, 0x000c0000, 0x000c0000,
	0x0bd4, 0x00000001, 0x00000001,
	0x0c33, 0xc0000fff, 0x00000104,
K
Ken Wang 已提交
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
	0x3079, 0x00000001, 0x00000001,
	0x3430, 0xfffffff0, 0x00000100,
	0x3630, 0xfffffff0, 0x00000100
};

static u32 si_pcie_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(AMDGPU_PCIE_INDEX, reg);
	(void)RREG32(AMDGPU_PCIE_INDEX);
	r = RREG32(AMDGPU_PCIE_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
	return r;
}

static void si_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(AMDGPU_PCIE_INDEX, reg);
	(void)RREG32(AMDGPU_PCIE_INDEX);
	WREG32(AMDGPU_PCIE_DATA, v);
	(void)RREG32(AMDGPU_PCIE_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

916
static u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg)
917 918 919 920 921 922 923 924 925 926 927 928
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
	(void)RREG32(PCIE_PORT_INDEX);
	r = RREG32(PCIE_PORT_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
	return r;
}

929
static void si_pciep_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
930 931 932 933 934 935 936 937 938 939 940
{
	unsigned long flags;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
	(void)RREG32(PCIE_PORT_INDEX);
	WREG32(PCIE_PORT_DATA, (v));
	(void)RREG32(PCIE_PORT_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

K
Ken Wang 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
static u32 si_smc_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->smc_idx_lock, flags);
	WREG32(SMC_IND_INDEX_0, (reg));
	r = RREG32(SMC_IND_DATA_0);
	spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
	return r;
}

static void si_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->smc_idx_lock, flags);
	WREG32(SMC_IND_INDEX_0, (reg));
	WREG32(SMC_IND_DATA_0, (v));
	spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
}

static struct amdgpu_allowed_register_entry si_allowed_read_registers[] = {
	{GRBM_STATUS, false},
	{GB_ADDR_CONFIG, false},
	{MC_ARB_RAMCFG, false},
	{GB_TILE_MODE0, false},
	{GB_TILE_MODE1, false},
	{GB_TILE_MODE2, false},
	{GB_TILE_MODE3, false},
	{GB_TILE_MODE4, false},
	{GB_TILE_MODE5, false},
	{GB_TILE_MODE6, false},
	{GB_TILE_MODE7, false},
	{GB_TILE_MODE8, false},
	{GB_TILE_MODE9, false},
	{GB_TILE_MODE10, false},
	{GB_TILE_MODE11, false},
	{GB_TILE_MODE12, false},
	{GB_TILE_MODE13, false},
	{GB_TILE_MODE14, false},
	{GB_TILE_MODE15, false},
	{GB_TILE_MODE16, false},
	{GB_TILE_MODE17, false},
	{GB_TILE_MODE18, false},
	{GB_TILE_MODE19, false},
	{GB_TILE_MODE20, false},
	{GB_TILE_MODE21, false},
	{GB_TILE_MODE22, false},
	{GB_TILE_MODE23, false},
	{GB_TILE_MODE24, false},
	{GB_TILE_MODE25, false},
	{GB_TILE_MODE26, false},
	{GB_TILE_MODE27, false},
	{GB_TILE_MODE28, false},
	{GB_TILE_MODE29, false},
	{GB_TILE_MODE30, false},
	{GB_TILE_MODE31, false},
	{CC_RB_BACKEND_DISABLE, false, true},
	{GC_USER_RB_BACKEND_DISABLE, false, true},
	{PA_SC_RASTER_CONFIG, false, true},
};

static uint32_t si_read_indexed_register(struct amdgpu_device *adev,
					  u32 se_num, u32 sh_num,
					  u32 reg_offset)
{
	uint32_t val;

	mutex_lock(&adev->grbm_idx_mutex);
	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);

	val = RREG32(reg_offset);

	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
	mutex_unlock(&adev->grbm_idx_mutex);
	return val;
}

static int si_read_register(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value)
{
	uint32_t i;

	*value = 0;
	for (i = 0; i < ARRAY_SIZE(si_allowed_read_registers); i++) {
		if (reg_offset != si_allowed_read_registers[i].reg_offset)
			continue;

		if (!si_allowed_read_registers[i].untouched)
			*value = si_allowed_read_registers[i].grbm_indexed ?
				 si_read_indexed_register(adev, se_num,
							   sh_num, reg_offset) :
				 RREG32(reg_offset);
		return 0;
	}
	return -EINVAL;
}

static bool si_read_disabled_bios(struct amdgpu_device *adev)
{
	u32 bus_cntl;
	u32 d1vga_control = 0;
	u32 d2vga_control = 0;
	u32 vga_render_control = 0;
	u32 rom_cntl;
	bool r;

	bus_cntl = RREG32(R600_BUS_CNTL);
	if (adev->mode_info.num_crtc) {
		d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
		d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
		vga_render_control = RREG32(VGA_RENDER_CONTROL);
	}
	rom_cntl = RREG32(R600_ROM_CNTL);

	/* enable the rom */
	WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
	if (adev->mode_info.num_crtc) {
		/* Disable VGA mode */
		WREG32(AVIVO_D1VGA_CONTROL,
		       (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
					  AVIVO_DVGA_CONTROL_TIMING_SELECT)));
		WREG32(AVIVO_D2VGA_CONTROL,
		       (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
					  AVIVO_DVGA_CONTROL_TIMING_SELECT)));
		WREG32(VGA_RENDER_CONTROL,
		       (vga_render_control & C_000300_VGA_VSTATUS_CNTL));
	}
	WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);

	r = amdgpu_read_bios(adev);

	/* restore regs */
	WREG32(R600_BUS_CNTL, bus_cntl);
	if (adev->mode_info.num_crtc) {
		WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
		WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
		WREG32(VGA_RENDER_CONTROL, vga_render_control);
	}
	WREG32(R600_ROM_CNTL, rom_cntl);
	return r;
}

//xxx: not implemented
static int si_asic_reset(struct amdgpu_device *adev)
{
	return 0;
}

static void si_vga_set_state(struct amdgpu_device *adev, bool state)
{
	uint32_t temp;

	temp = RREG32(CONFIG_CNTL);
	if (state == false) {
		temp &= ~(1<<0);
		temp |= (1<<1);
	} else {
		temp &= ~(1<<1);
	}
	WREG32(CONFIG_CNTL, temp);
}

static u32 si_get_xclk(struct amdgpu_device *adev)
{
        u32 reference_clock = adev->clock.spll.reference_freq;
	u32 tmp;

	tmp = RREG32(CG_CLKPIN_CNTL_2);
	if (tmp & MUX_TCLK_TO_XCLK)
		return TCLK;

	tmp = RREG32(CG_CLKPIN_CNTL);
	if (tmp & XTALIN_DIVIDE)
		return reference_clock / 4;

	return reference_clock;
}
1122

K
Ken Wang 已提交
1123 1124 1125 1126 1127 1128
//xxx:not implemented
static int si_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
{
	return 0;
}

1129 1130 1131 1132 1133 1134
static void si_detect_hw_virtualization(struct amdgpu_device *adev)
{
	if (is_virtual_machine()) /* passthrough mode */
		adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
}

K
Ken Wang 已提交
1135 1136 1137
static const struct amdgpu_asic_funcs si_asic_funcs =
{
	.read_disabled_bios = &si_read_disabled_bios,
1138
	.detect_hw_virtualization = si_detect_hw_virtualization,
K
Ken Wang 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	.read_register = &si_read_register,
	.reset = &si_asic_reset,
	.set_vga_state = &si_vga_set_state,
	.get_xclk = &si_get_xclk,
	.set_uvd_clocks = &si_set_uvd_clocks,
	.set_vce_clocks = NULL,
};

static uint32_t si_get_rev_id(struct amdgpu_device *adev)
{
	return (RREG32(CC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
		>> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
}

static int si_common_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	adev->smc_rreg = &si_smc_rreg;
	adev->smc_wreg = &si_smc_wreg;
	adev->pcie_rreg = &si_pcie_rreg;
	adev->pcie_wreg = &si_pcie_wreg;
1161 1162
	adev->pciep_rreg = &si_pciep_rreg;
	adev->pciep_wreg = &si_pciep_wreg;
K
Ken Wang 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	adev->uvd_ctx_rreg = NULL;
	adev->uvd_ctx_wreg = NULL;
	adev->didt_rreg = NULL;
	adev->didt_wreg = NULL;

	adev->asic_funcs = &si_asic_funcs;

	adev->rev_id = si_get_rev_id(adev);
	adev->external_rev_id = 0xFF;
	switch (adev->asic_type) {
	case CHIP_TAHITI:
		adev->cg_flags =
			AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			/*AMD_CG_SUPPORT_GFX_CGCG |*/
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_CGTS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_HDP_MGCG;
			adev->pg_flags = 0;
1189 1190
		adev->external_rev_id = (adev->rev_id == 0) ? 1 :
					(adev->rev_id == 1) ? 5 : 6;
K
Ken Wang 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		break;
	case CHIP_PITCAIRN:
		adev->cg_flags =
			AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			/*AMD_CG_SUPPORT_GFX_CGCG |*/
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_CGTS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_GFX_RLC_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_HDP_MGCG;
		adev->pg_flags = 0;
F
Flora Cui 已提交
1210
		adev->external_rev_id = adev->rev_id + 20;
K
Ken Wang 已提交
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
		break;

	case CHIP_VERDE:
		adev->cg_flags =
			AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_CGTS |
			AMD_CG_SUPPORT_GFX_CGTS_LS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_HDP_MGCG;
		adev->pg_flags = 0;
		//???
F
Flora Cui 已提交
1232
		adev->external_rev_id = adev->rev_id + 40;
K
Ken Wang 已提交
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		break;
	case CHIP_OLAND:
		adev->cg_flags =
			AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			/*AMD_CG_SUPPORT_GFX_CGCG |*/
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_CGTS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_GFX_RLC_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_UVD_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_HDP_MGCG;
		adev->pg_flags = 0;
F
Flora Cui 已提交
1251
		adev->external_rev_id = 60;
K
Ken Wang 已提交
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
		break;
	case CHIP_HAINAN:
		adev->cg_flags =
			AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			/*AMD_CG_SUPPORT_GFX_CGCG |*/
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_CGTS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_GFX_RLC_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_HDP_MGCG;
		adev->pg_flags = 0;
F
Flora Cui 已提交
1269
		adev->external_rev_id = 70;
K
Ken Wang 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

static int si_common_sw_init(void *handle)
{
	return 0;
}

static int si_common_sw_fini(void *handle)
{
	return 0;
}


static void si_init_golden_registers(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_TAHITI:
		amdgpu_program_register_sequence(adev,
						 tahiti_golden_registers,
						 (const u32)ARRAY_SIZE(tahiti_golden_registers));
		amdgpu_program_register_sequence(adev,
						 tahiti_golden_rlc_registers,
						 (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
		amdgpu_program_register_sequence(adev,
						 tahiti_mgcg_cgcg_init,
						 (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
		amdgpu_program_register_sequence(adev,
						 tahiti_golden_registers2,
						 (const u32)ARRAY_SIZE(tahiti_golden_registers2));
		break;
	case CHIP_PITCAIRN:
		amdgpu_program_register_sequence(adev,
						 pitcairn_golden_registers,
						 (const u32)ARRAY_SIZE(pitcairn_golden_registers));
		amdgpu_program_register_sequence(adev,
						 pitcairn_golden_rlc_registers,
						 (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
		amdgpu_program_register_sequence(adev,
						 pitcairn_mgcg_cgcg_init,
						 (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
	case CHIP_VERDE:
		amdgpu_program_register_sequence(adev,
						 verde_golden_registers,
						 (const u32)ARRAY_SIZE(verde_golden_registers));
		amdgpu_program_register_sequence(adev,
						 verde_golden_rlc_registers,
						 (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
		amdgpu_program_register_sequence(adev,
						 verde_mgcg_cgcg_init,
						 (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
		amdgpu_program_register_sequence(adev,
						 verde_pg_init,
						 (const u32)ARRAY_SIZE(verde_pg_init));
		break;
	case CHIP_OLAND:
		amdgpu_program_register_sequence(adev,
						 oland_golden_registers,
						 (const u32)ARRAY_SIZE(oland_golden_registers));
		amdgpu_program_register_sequence(adev,
						 oland_golden_rlc_registers,
						 (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
		amdgpu_program_register_sequence(adev,
						 oland_mgcg_cgcg_init,
						 (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
	case CHIP_HAINAN:
		amdgpu_program_register_sequence(adev,
						 hainan_golden_registers,
						 (const u32)ARRAY_SIZE(hainan_golden_registers));
		amdgpu_program_register_sequence(adev,
						 hainan_golden_registers2,
						 (const u32)ARRAY_SIZE(hainan_golden_registers2));
		amdgpu_program_register_sequence(adev,
						 hainan_mgcg_cgcg_init,
						 (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
		break;


	default:
		BUG();
	}
}

static void si_pcie_gen3_enable(struct amdgpu_device *adev)
{
	struct pci_dev *root = adev->pdev->bus->self;
	int bridge_pos, gpu_pos;
	u32 speed_cntl, mask, current_data_rate;
	int ret, i;
	u16 tmp16;

	if (pci_is_root_bus(adev->pdev->bus))
		return;

	if (amdgpu_pcie_gen2 == 0)
		return;

	if (adev->flags & AMD_IS_APU)
		return;

	ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
	if (ret != 0)
		return;

	if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
		return;

1383
	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
K
Ken Wang 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
		LC_CURRENT_DATA_RATE_SHIFT;
	if (mask & DRM_PCIE_SPEED_80) {
		if (current_data_rate == 2) {
			DRM_INFO("PCIE gen 3 link speeds already enabled\n");
			return;
		}
		DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
	} else if (mask & DRM_PCIE_SPEED_50) {
		if (current_data_rate == 1) {
			DRM_INFO("PCIE gen 2 link speeds already enabled\n");
			return;
		}
		DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
	}

	bridge_pos = pci_pcie_cap(root);
	if (!bridge_pos)
		return;

	gpu_pos = pci_pcie_cap(adev->pdev);
	if (!gpu_pos)
		return;

	if (mask & DRM_PCIE_SPEED_80) {
		if (current_data_rate != 2) {
			u16 bridge_cfg, gpu_cfg;
			u16 bridge_cfg2, gpu_cfg2;
			u32 max_lw, current_lw, tmp;

			pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
			pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);

			tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
			pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);

			tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
			pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);

			tmp = RREG32_PCIE(PCIE_LC_STATUS1);
			max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
			current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;

			if (current_lw < max_lw) {
1428
				tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
K
Ken Wang 已提交
1429 1430 1431 1432
				if (tmp & LC_RENEGOTIATION_SUPPORT) {
					tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
					tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
					tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
1433
					WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
K
Ken Wang 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
				}
			}

			for (i = 0; i < 10; i++) {
				pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
				if (tmp16 & PCI_EXP_DEVSTA_TRPND)
					break;

				pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
				pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);

				pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
				pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);

1448
				tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
K
Ken Wang 已提交
1449
				tmp |= LC_SET_QUIESCE;
1450
				WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
K
Ken Wang 已提交
1451

1452
				tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
K
Ken Wang 已提交
1453
				tmp |= LC_REDO_EQ;
1454
				WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
K
Ken Wang 已提交
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477

				mdelay(100);

				pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
				tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
				tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
				pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);

				pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
				tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
				tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
				pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);

				pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
				tmp16 &= ~((1 << 4) | (7 << 9));
				tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
				pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);

				pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
				tmp16 &= ~((1 << 4) | (7 << 9));
				tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
				pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);

1478
				tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
K
Ken Wang 已提交
1479
				tmp &= ~LC_SET_QUIESCE;
1480
				WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
K
Ken Wang 已提交
1481 1482 1483 1484 1485 1486
			}
		}
	}

	speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
	speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
1487
	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
K
Ken Wang 已提交
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498

	pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
	tmp16 &= ~0xf;
	if (mask & DRM_PCIE_SPEED_80)
		tmp16 |= 3;
	else if (mask & DRM_PCIE_SPEED_50)
		tmp16 |= 2;
	else
		tmp16 |= 1;
	pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);

1499
	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
K
Ken Wang 已提交
1500
	speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
1501
	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
K
Ken Wang 已提交
1502 1503

	for (i = 0; i < adev->usec_timeout; i++) {
1504
		speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
K
Ken Wang 已提交
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
			break;
		udelay(1);
	}
}

static inline u32 si_pif_phy0_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY0_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
	return r;
}

static inline void si_pif_phy0_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

static inline u32 si_pif_phy1_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY1_DATA);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
	return r;
}

static inline void si_pif_phy1_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}
static void si_program_aspm(struct amdgpu_device *adev)
{
	u32 data, orig;
	bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
	bool disable_clkreq = false;

	if (amdgpu_aspm == 0)
		return;

	if (adev->flags & AMD_IS_APU)
		return;
1565
	orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
K
Ken Wang 已提交
1566 1567 1568
	data &= ~LC_XMIT_N_FTS_MASK;
	data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
	if (orig != data)
1569
		WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
K
Ken Wang 已提交
1570

1571
	orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
K
Ken Wang 已提交
1572 1573
	data |= LC_GO_TO_RECOVERY;
	if (orig != data)
1574
		WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
K
Ken Wang 已提交
1575 1576 1577 1578 1579 1580

	orig = data = RREG32_PCIE(PCIE_P_CNTL);
	data |= P_IGNORE_EDB_ERR;
	if (orig != data)
		WREG32_PCIE(PCIE_P_CNTL, data);

1581
	orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
K
Ken Wang 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590
	data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
	data |= LC_PMI_TO_L1_DIS;
	if (!disable_l0s)
		data |= LC_L0S_INACTIVITY(7);

	if (!disable_l1) {
		data |= LC_L1_INACTIVITY(7);
		data &= ~LC_PMI_TO_L1_DIS;
		if (orig != data)
1591
			WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
K
Ken Wang 已提交
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660

		if (!disable_plloff_in_l1) {
			bool clk_req_support;

			orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
			data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
			data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
			if (orig != data)
				si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);

			orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
			data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
			data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
			if (orig != data)
				si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);

			orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
			data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
			data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
			if (orig != data)
				si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);

			orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
			data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
			data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
			if (orig != data)
				si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);

			if ((adev->family != CHIP_OLAND) && (adev->family != CHIP_HAINAN)) {
				orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
				data &= ~PLL_RAMP_UP_TIME_0_MASK;
				if (orig != data)
					si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);

				orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
				data &= ~PLL_RAMP_UP_TIME_1_MASK;
				if (orig != data)
					si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);

				orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_2);
				data &= ~PLL_RAMP_UP_TIME_2_MASK;
				if (orig != data)
					si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_2, data);

				orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_3);
				data &= ~PLL_RAMP_UP_TIME_3_MASK;
				if (orig != data)
					si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_3, data);

				orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
				data &= ~PLL_RAMP_UP_TIME_0_MASK;
				if (orig != data)
					si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);

				orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
				data &= ~PLL_RAMP_UP_TIME_1_MASK;
				if (orig != data)
					si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);

				orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_2);
				data &= ~PLL_RAMP_UP_TIME_2_MASK;
				if (orig != data)
					si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_2, data);

				orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_3);
				data &= ~PLL_RAMP_UP_TIME_3_MASK;
				if (orig != data)
					si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_3, data);
			}
1661
			orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
K
Ken Wang 已提交
1662 1663 1664
			data &= ~LC_DYN_LANES_PWR_STATE_MASK;
			data |= LC_DYN_LANES_PWR_STATE(3);
			if (orig != data)
1665
				WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
K
Ken Wang 已提交
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694

			orig = data = si_pif_phy0_rreg(adev,PB0_PIF_CNTL);
			data &= ~LS2_EXIT_TIME_MASK;
			if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
				data |= LS2_EXIT_TIME(5);
			if (orig != data)
				si_pif_phy0_wreg(adev,PB0_PIF_CNTL, data);

			orig = data = si_pif_phy1_rreg(adev,PB1_PIF_CNTL);
			data &= ~LS2_EXIT_TIME_MASK;
			if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
				data |= LS2_EXIT_TIME(5);
			if (orig != data)
				si_pif_phy1_wreg(adev,PB1_PIF_CNTL, data);

			if (!disable_clkreq &&
			    !pci_is_root_bus(adev->pdev->bus)) {
				struct pci_dev *root = adev->pdev->bus->self;
				u32 lnkcap;

				clk_req_support = false;
				pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
				if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
					clk_req_support = true;
			} else {
				clk_req_support = false;
			}

			if (clk_req_support) {
1695
				orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
K
Ken Wang 已提交
1696 1697
				data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
				if (orig != data)
1698
					WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
K
Ken Wang 已提交
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735

				orig = data = RREG32(THM_CLK_CNTL);
				data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
				data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
				if (orig != data)
					WREG32(THM_CLK_CNTL, data);

				orig = data = RREG32(MISC_CLK_CNTL);
				data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
				data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
				if (orig != data)
					WREG32(MISC_CLK_CNTL, data);

				orig = data = RREG32(CG_CLKPIN_CNTL);
				data &= ~BCLK_AS_XCLK;
				if (orig != data)
					WREG32(CG_CLKPIN_CNTL, data);

				orig = data = RREG32(CG_CLKPIN_CNTL_2);
				data &= ~FORCE_BIF_REFCLK_EN;
				if (orig != data)
					WREG32(CG_CLKPIN_CNTL_2, data);

				orig = data = RREG32(MPLL_BYPASSCLK_SEL);
				data &= ~MPLL_CLKOUT_SEL_MASK;
				data |= MPLL_CLKOUT_SEL(4);
				if (orig != data)
					WREG32(MPLL_BYPASSCLK_SEL, data);

				orig = data = RREG32(SPLL_CNTL_MODE);
				data &= ~SPLL_REFCLK_SEL_MASK;
				if (orig != data)
					WREG32(SPLL_CNTL_MODE, data);
			}
		}
	} else {
		if (orig != data)
1736
			WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
K
Ken Wang 已提交
1737 1738 1739 1740 1741 1742 1743 1744
	}

	orig = data = RREG32_PCIE(PCIE_CNTL2);
	data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
	if (orig != data)
		WREG32_PCIE(PCIE_CNTL2, data);

	if (!disable_l0s) {
1745
		data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
K
Ken Wang 已提交
1746 1747 1748
		if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
			data = RREG32_PCIE(PCIE_LC_STATUS1);
			if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
1749
				orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
K
Ken Wang 已提交
1750 1751
				data &= ~LC_L0S_INACTIVITY_MASK;
				if (orig != data)
1752
					WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
K
Ken Wang 已提交
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
			}
		}
	}
}

static void si_fix_pci_max_read_req_size(struct amdgpu_device *adev)
{
	int readrq;
	u16 v;

	readrq = pcie_get_readrq(adev->pdev);
	v = ffs(readrq) - 8;
	if ((v == 0) || (v == 6) || (v == 7))
		pcie_set_readrq(adev->pdev, 512);
}

static int si_common_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	si_fix_pci_max_read_req_size(adev);
	si_init_golden_registers(adev);
	si_pcie_gen3_enable(adev);
	si_program_aspm(adev);

	return 0;
}

static int si_common_hw_fini(void *handle)
{
	return 0;
}

static int si_common_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return si_common_hw_fini(adev);
}

static int si_common_resume(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return si_common_hw_init(adev);
}

static bool si_common_is_idle(void *handle)
{
	return true;
}

static int si_common_wait_for_idle(void *handle)
{
	return 0;
}

static int si_common_soft_reset(void *handle)
{
	return 0;
}

static int si_common_set_clockgating_state(void *handle,
					    enum amd_clockgating_state state)
{
	return 0;
}

static int si_common_set_powergating_state(void *handle,
					    enum amd_powergating_state state)
{
	return 0;
}

1827
static const struct amd_ip_funcs si_common_ip_funcs = {
K
Ken Wang 已提交
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	.name = "si_common",
	.early_init = si_common_early_init,
	.late_init = NULL,
	.sw_init = si_common_sw_init,
	.sw_fini = si_common_sw_fini,
	.hw_init = si_common_hw_init,
	.hw_fini = si_common_hw_fini,
	.suspend = si_common_suspend,
	.resume = si_common_resume,
	.is_idle = si_common_is_idle,
	.wait_for_idle = si_common_wait_for_idle,
	.soft_reset = si_common_soft_reset,
	.set_clockgating_state = si_common_set_clockgating_state,
	.set_powergating_state = si_common_set_powergating_state,
};

1844
static const struct amdgpu_ip_block_version si_common_ip_block =
K
Ken Wang 已提交
1845
{
1846 1847 1848 1849 1850
	.type = AMD_IP_BLOCK_TYPE_COMMON,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &si_common_ip_funcs,
1851 1852
};

K
Ken Wang 已提交
1853 1854 1855 1856 1857 1858
int si_set_ip_blocks(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		amdgpu_ip_block_add(adev, &si_common_ip_block);
		amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_ih_ip_block);
		amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
		if (adev->enable_virtual_display)
			amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
		else
			amdgpu_ip_block_add(adev, &dce_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_dma_ip_block);
		/* amdgpu_ip_block_add(adev, &uvd_v3_1_ip_block); */
		/* amdgpu_ip_block_add(adev, &vce_v1_0_ip_block); */
		break;
K
Ken Wang 已提交
1872
	case CHIP_OLAND:
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
		amdgpu_ip_block_add(adev, &si_common_ip_block);
		amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_ih_ip_block);
		amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
		if (adev->enable_virtual_display)
			amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
		else
			amdgpu_ip_block_add(adev, &dce_v6_4_ip_block);
		amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_dma_ip_block);
		/* amdgpu_ip_block_add(adev, &uvd_v3_1_ip_block); */
		/* amdgpu_ip_block_add(adev, &vce_v1_0_ip_block); */
K
Ken Wang 已提交
1885 1886
		break;
	case CHIP_HAINAN:
1887 1888 1889 1890 1891 1892 1893 1894
		amdgpu_ip_block_add(adev, &si_common_ip_block);
		amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_ih_ip_block);
		amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
		if (adev->enable_virtual_display)
			amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
		amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
		amdgpu_ip_block_add(adev, &si_dma_ip_block);
K
Ken Wang 已提交
1895 1896 1897 1898 1899 1900 1901
		break;
	default:
		BUG();
	}
	return 0;
}