intel_ringbuffer.h 6.4 KB
Newer Older
1 2 3 4
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

struct  intel_hw_status_page {
5
	u32	__iomem	*page_addr;
6
	unsigned int	gfx_addr;
7
	struct		drm_i915_gem_object *obj;
8 9
};

B
Ben Widawsky 已提交
10 11
#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
12

B
Ben Widawsky 已提交
13 14
#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
15

B
Ben Widawsky 已提交
16 17
#define I915_READ_HEAD(ring)  I915_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
18

B
Ben Widawsky 已提交
19 20
#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
21

B
Ben Widawsky 已提交
22 23
#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
24

B
Ben Widawsky 已提交
25 26 27
#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
28

29 30
struct  intel_ring_buffer {
	const char	*name;
31
	enum intel_ring_id {
32 33 34
		RCS = 0x0,
		VCS,
		BCS,
35
	} id;
36
#define I915_NUM_RINGS 3
37
	u32		mmio_base;
C
Chris Wilson 已提交
38
	void		__iomem *virtual_start;
39
	struct		drm_device *dev;
40
	struct		drm_i915_gem_object *obj;
41

42 43
	u32		head;
	u32		tail;
44
	int		space;
45
	int		size;
46
	int		effective_size;
47 48
	struct intel_hw_status_page status_page;

49 50 51 52 53 54 55 56 57 58
	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32		last_retired_head;

59
	u32		irq_refcount;		/* protected by dev_priv->irq_lock */
D
Daniel Vetter 已提交
60
	u32		irq_enable_mask;	/* bitmask to enable ring interrupt */
C
Chris Wilson 已提交
61
	u32		trace_irq_seqno;
62
	u32		sync_seqno[I915_NUM_RINGS-1];
63
	bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
64
	void		(*irq_put)(struct intel_ring_buffer *ring);
65

66
	int		(*init)(struct intel_ring_buffer *ring);
67

68
	void		(*write_tail)(struct intel_ring_buffer *ring,
69
				      u32 value);
70 71 72
	int __must_check (*flush)(struct intel_ring_buffer *ring,
				  u32	invalidate_domains,
				  u32	flush_domains);
73 74
	int		(*add_request)(struct intel_ring_buffer *ring,
				       u32 *seqno);
75 76
	u32		(*get_seqno)(struct intel_ring_buffer *ring);
	int		(*dispatch_execbuffer)(struct intel_ring_buffer *ring,
77
					       u32 offset, u32 length);
Z
Zou Nan hai 已提交
78
	void		(*cleanup)(struct intel_ring_buffer *ring);
79 80 81
	int		(*sync_to)(struct intel_ring_buffer *ring,
				   struct intel_ring_buffer *to,
				   u32 seqno);
82

83 84
	u32		semaphore_register[3]; /*our mbox written by others */
	u32		signal_mbox[2]; /* mboxes this ring signals to */
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

103 104 105 106 107 108 109 110 111
	/**
	 * List of objects currently pending a GPU write flush.
	 *
	 * All elements on this list will belong to either the
	 * active_list or flushing_list, last_rendering_seqno can
	 * be used to differentiate between the two elements.
	 */
	struct list_head gpu_write_list;

112 113 114
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
115
	u32 outstanding_lazy_request;
116

117 118
	wait_queue_head_t irq_queue;
	drm_local_map_t map;
Z
Zou Nan hai 已提交
119 120

	void *private;
121 122
};

123 124 125 126 127 128
static inline unsigned
intel_ring_flag(struct intel_ring_buffer *ring)
{
	return 1 << ring->id;
}

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
static inline u32
intel_ring_sync_index(struct intel_ring_buffer *ring,
		      struct intel_ring_buffer *other)
{
	int idx;

	/*
	 * cs -> 0 = vcs, 1 = bcs
	 * vcs -> 0 = bcs, 1 = cs,
	 * bcs -> 0 = cs, 1 = vcs.
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

148 149
static inline u32
intel_read_status_page(struct intel_ring_buffer *ring,
150
		       int reg)
151
{
152
	return ioread32(ring->status_page.page_addr + reg);
153 154
}

C
Chris Wilson 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/**
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
 *
 * The area from dword 0x20 to 0x3ff is available for driver usage.
 */
#define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg)
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
#define I915_GEM_HWS_INDEX		0x20
#define I915_BREADCRUMB_INDEX		0x21

175
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
176

177
int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
178 179
static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
{
180
	return intel_wait_ring_buffer(ring, ring->size - 8);
181 182
}

183
int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
184 185 186

static inline void intel_ring_emit(struct intel_ring_buffer *ring,
				   u32 data)
187
{
188
	iowrite32(data, ring->virtual_start + ring->tail);
189 190 191
	ring->tail += 4;
}

192
void intel_ring_advance(struct intel_ring_buffer *ring);
193

194
u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
195

196 197
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
198
int intel_init_blt_ring_buffer(struct drm_device *dev);
199

200 201
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
202

203 204 205 206 207
static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
{
	return ring->tail;
}

C
Chris Wilson 已提交
208 209 210 211 212 213
static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
{
	if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
		ring->trace_irq_seqno = seqno;
}

214 215 216
/* DRI warts */
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);

217
#endif /* _INTEL_RINGBUFFER_H_ */