bugs.c 19.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10 11 12
/*
 *  Copyright (C) 1994  Linus Torvalds
 *
 *  Cyrix stuff, June 1998 by:
 *	- Rafael R. Reilova (moved everything from head.S),
 *        <rreilova@ececs.uc.edu>
 *	- Channing Corn (tests & fixes),
 *	- Andrew D. Balsa (code cleanup).
 */
#include <linux/init.h>
#include <linux/utsname.h>
13
#include <linux/cpu.h>
14
#include <linux/module.h>
15 16
#include <linux/nospec.h>
#include <linux/prctl.h>
17

18
#include <asm/spec-ctrl.h>
19
#include <asm/cmdline.h>
20
#include <asm/bugs.h>
21
#include <asm/processor.h>
D
Dave Jones 已提交
22
#include <asm/processor-flags.h>
23
#include <asm/fpu/internal.h>
24 25 26
#include <asm/msr.h>
#include <asm/paravirt.h>
#include <asm/alternative.h>
27
#include <asm/pgtable.h>
L
Laura Abbott 已提交
28
#include <asm/set_memory.h>
29
#include <asm/intel-family.h>
30
#include <asm/hypervisor.h>
31

32
static void __init spectre_v2_select_mitigation(void);
33
static void __init ssb_select_mitigation(void);
34

35 36 37 38
/*
 * Our boot-time value of the SPEC_CTRL MSR. We read it once so that any
 * writes to SPEC_CTRL contain whatever reserved bits have been set.
 */
39
u64 __ro_after_init x86_spec_ctrl_base;
40
EXPORT_SYMBOL_GPL(x86_spec_ctrl_base);
41

42 43 44 45
/*
 * The vendor and possibly platform specific bits which can be modified in
 * x86_spec_ctrl_base.
 */
46
static u64 __ro_after_init x86_spec_ctrl_mask = SPEC_CTRL_IBRS;
47

48 49
/*
 * AMD specific MSR info for Speculative Store Bypass control.
50
 * x86_amd_ls_cfg_ssbd_mask is initialized in identify_boot_cpu().
51 52
 */
u64 __ro_after_init x86_amd_ls_cfg_base;
53
u64 __ro_after_init x86_amd_ls_cfg_ssbd_mask;
54

55 56 57
void __init check_bugs(void)
{
	identify_boot_cpu();
58

59 60 61 62 63
	if (!IS_ENABLED(CONFIG_SMP)) {
		pr_info("CPU: ");
		print_cpu_info(&boot_cpu_data);
	}

64 65
	/*
	 * Read the SPEC_CTRL MSR to account for reserved bits which may
66 67
	 * have unknown values. AMD64_LS_CFG MSR is cached in the early AMD
	 * init code as it is not enumerated and depends on the family.
68
	 */
69
	if (boot_cpu_has(X86_FEATURE_MSR_SPEC_CTRL))
70 71
		rdmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_base);

72 73 74 75
	/* Allow STIBP in MSR_SPEC_CTRL if supported */
	if (boot_cpu_has(X86_FEATURE_STIBP))
		x86_spec_ctrl_mask |= SPEC_CTRL_STIBP;

76 77 78
	/* Select the proper spectre mitigation before patching alternatives */
	spectre_v2_select_mitigation();

79 80 81 82 83 84
	/*
	 * Select proper mitigation for any exposure to the Speculative Store
	 * Bypass vulnerability.
	 */
	ssb_select_mitigation();

85
#ifdef CONFIG_X86_32
86 87 88 89 90 91 92 93 94 95
	/*
	 * Check whether we are able to run this kernel safely on SMP.
	 *
	 * - i386 is no longer supported.
	 * - In order to run on anything without a TSC, we need to be
	 *   compiled for a i486.
	 */
	if (boot_cpu_data.x86 < 4)
		panic("Kernel requires i486+ for 'invlpg' and other features");

M
Miklos Vajna 已提交
96 97
	init_utsname()->machine[1] =
		'0' + (boot_cpu_data.x86 > 6 ? 6 : boot_cpu_data.x86);
98
	alternative_instructions();
99

100
	fpu__init_check_bugs();
101 102 103 104 105 106 107 108 109 110 111 112 113 114
#else /* CONFIG_X86_64 */
	alternative_instructions();

	/*
	 * Make sure the first 2MB area is not mapped by huge pages
	 * There are typically fixed size MTRRs in there and overlapping
	 * MTRRs into large pages causes slow downs.
	 *
	 * Right now we don't do that with gbpages because there seems
	 * very little benefit for that case.
	 */
	if (!direct_gbpages)
		set_memory_4k((unsigned long)__va(0), 1);
#endif
115
}
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
/* The kernel command line selection */
enum spectre_v2_mitigation_cmd {
	SPECTRE_V2_CMD_NONE,
	SPECTRE_V2_CMD_AUTO,
	SPECTRE_V2_CMD_FORCE,
	SPECTRE_V2_CMD_RETPOLINE,
	SPECTRE_V2_CMD_RETPOLINE_GENERIC,
	SPECTRE_V2_CMD_RETPOLINE_AMD,
};

static const char *spectre_v2_strings[] = {
	[SPECTRE_V2_NONE]			= "Vulnerable",
	[SPECTRE_V2_RETPOLINE_MINIMAL]		= "Vulnerable: Minimal generic ASM retpoline",
	[SPECTRE_V2_RETPOLINE_MINIMAL_AMD]	= "Vulnerable: Minimal AMD ASM retpoline",
	[SPECTRE_V2_RETPOLINE_GENERIC]		= "Mitigation: Full generic retpoline",
	[SPECTRE_V2_RETPOLINE_AMD]		= "Mitigation: Full AMD retpoline",
};

#undef pr_fmt
136
#define pr_fmt(fmt)     "Spectre V2 : " fmt
137

138 139
static enum spectre_v2_mitigation spectre_v2_enabled __ro_after_init =
	SPECTRE_V2_NONE;
140

141 142
void
x86_virt_spec_ctrl(u64 guest_spec_ctrl, u64 guest_virt_spec_ctrl, bool setguest)
143
{
144
	u64 msrval, guestval, hostval = x86_spec_ctrl_base;
145
	struct thread_info *ti = current_thread_info();
146

147
	/* Is MSR_SPEC_CTRL implemented ? */
148
	if (static_cpu_has(X86_FEATURE_MSR_SPEC_CTRL)) {
149 150 151 152 153 154 155 156
		/*
		 * Restrict guest_spec_ctrl to supported values. Clear the
		 * modifiable bits in the host base value and or the
		 * modifiable bits from the guest value.
		 */
		guestval = hostval & ~x86_spec_ctrl_mask;
		guestval |= guest_spec_ctrl & x86_spec_ctrl_mask;

157 158
		/* SSBD controlled in MSR_SPEC_CTRL */
		if (static_cpu_has(X86_FEATURE_SPEC_CTRL_SSBD))
159
			hostval |= ssbd_tif_to_spec_ctrl(ti->flags);
160

161 162 163
		if (hostval != guestval) {
			msrval = setguest ? guestval : hostval;
			wrmsrl(MSR_IA32_SPEC_CTRL, msrval);
164 165
		}
	}
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195

	/*
	 * If SSBD is not handled in MSR_SPEC_CTRL on AMD, update
	 * MSR_AMD64_L2_CFG or MSR_VIRT_SPEC_CTRL if supported.
	 */
	if (!static_cpu_has(X86_FEATURE_LS_CFG_SSBD) &&
	    !static_cpu_has(X86_FEATURE_VIRT_SSBD))
		return;

	/*
	 * If the host has SSBD mitigation enabled, force it in the host's
	 * virtual MSR value. If its not permanently enabled, evaluate
	 * current's TIF_SSBD thread flag.
	 */
	if (static_cpu_has(X86_FEATURE_SPEC_STORE_BYPASS_DISABLE))
		hostval = SPEC_CTRL_SSBD;
	else
		hostval = ssbd_tif_to_spec_ctrl(ti->flags);

	/* Sanitize the guest value */
	guestval = guest_virt_spec_ctrl & SPEC_CTRL_SSBD;

	if (hostval != guestval) {
		unsigned long tif;

		tif = setguest ? ssbd_spec_ctrl_to_tif(guestval) :
				 ssbd_spec_ctrl_to_tif(hostval);

		speculative_store_bypass_update(tif);
	}
196
}
197
EXPORT_SYMBOL_GPL(x86_virt_spec_ctrl);
198

199
static void x86_amd_ssb_disable(void)
200
{
201
	u64 msrval = x86_amd_ls_cfg_base | x86_amd_ls_cfg_ssbd_mask;
202

203 204 205
	if (boot_cpu_has(X86_FEATURE_VIRT_SSBD))
		wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, SPEC_CTRL_SSBD);
	else if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD))
206 207 208
		wrmsrl(MSR_AMD64_LS_CFG, msrval);
}

209
#ifdef RETPOLINE
210 211
static bool spectre_v2_bad_module;

212 213 214 215 216
bool retpoline_module_ok(bool has_retpoline)
{
	if (spectre_v2_enabled == SPECTRE_V2_NONE || has_retpoline)
		return true;

217
	pr_err("System may be vulnerable to spectre v2\n");
218 219 220
	spectre_v2_bad_module = true;
	return false;
}
221 222 223 224 225 226 227

static inline const char *spectre_v2_module_string(void)
{
	return spectre_v2_bad_module ? " - vulnerable module loaded" : "";
}
#else
static inline const char *spectre_v2_module_string(void) { return ""; }
228
#endif
229 230 231 232

static void __init spec2_print_if_insecure(const char *reason)
{
	if (boot_cpu_has_bug(X86_BUG_SPECTRE_V2))
233
		pr_info("%s selected on command line.\n", reason);
234 235 236 237 238
}

static void __init spec2_print_if_secure(const char *reason)
{
	if (!boot_cpu_has_bug(X86_BUG_SPECTRE_V2))
239
		pr_info("%s selected on command line.\n", reason);
240 241 242 243 244 245 246 247 248 249 250 251 252 253
}

static inline bool retp_compiler(void)
{
	return __is_defined(RETPOLINE);
}

static inline bool match_option(const char *arg, int arglen, const char *opt)
{
	int len = strlen(opt);

	return len == arglen && !strncmp(arg, opt, len);
}

254 255 256 257 258 259 260 261 262 263 264 265 266
static const struct {
	const char *option;
	enum spectre_v2_mitigation_cmd cmd;
	bool secure;
} mitigation_options[] = {
	{ "off",               SPECTRE_V2_CMD_NONE,              false },
	{ "on",                SPECTRE_V2_CMD_FORCE,             true },
	{ "retpoline",         SPECTRE_V2_CMD_RETPOLINE,         false },
	{ "retpoline,amd",     SPECTRE_V2_CMD_RETPOLINE_AMD,     false },
	{ "retpoline,generic", SPECTRE_V2_CMD_RETPOLINE_GENERIC, false },
	{ "auto",              SPECTRE_V2_CMD_AUTO,              false },
};

267 268 269
static enum spectre_v2_mitigation_cmd __init spectre_v2_parse_cmdline(void)
{
	char arg[20];
270 271 272 273 274 275
	int ret, i;
	enum spectre_v2_mitigation_cmd cmd = SPECTRE_V2_CMD_AUTO;

	if (cmdline_find_option_bool(boot_command_line, "nospectre_v2"))
		return SPECTRE_V2_CMD_NONE;
	else {
276
		ret = cmdline_find_option(boot_command_line, "spectre_v2", arg, sizeof(arg));
277 278 279 280 281 282 283 284 285 286 287
		if (ret < 0)
			return SPECTRE_V2_CMD_AUTO;

		for (i = 0; i < ARRAY_SIZE(mitigation_options); i++) {
			if (!match_option(arg, ret, mitigation_options[i].option))
				continue;
			cmd = mitigation_options[i].cmd;
			break;
		}

		if (i >= ARRAY_SIZE(mitigation_options)) {
288
			pr_err("unknown option (%s). Switching to AUTO select\n", arg);
289 290 291 292
			return SPECTRE_V2_CMD_AUTO;
		}
	}

293 294 295 296
	if ((cmd == SPECTRE_V2_CMD_RETPOLINE ||
	     cmd == SPECTRE_V2_CMD_RETPOLINE_AMD ||
	     cmd == SPECTRE_V2_CMD_RETPOLINE_GENERIC) &&
	    !IS_ENABLED(CONFIG_RETPOLINE)) {
297
		pr_err("%s selected but not compiled in. Switching to AUTO select\n", mitigation_options[i].option);
298
		return SPECTRE_V2_CMD_AUTO;
299 300 301 302 303 304 305 306 307 308 309 310 311 312
	}

	if (cmd == SPECTRE_V2_CMD_RETPOLINE_AMD &&
	    boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
		pr_err("retpoline,amd selected but CPU is not AMD. Switching to AUTO select\n");
		return SPECTRE_V2_CMD_AUTO;
	}

	if (mitigation_options[i].secure)
		spec2_print_if_secure(mitigation_options[i].option);
	else
		spec2_print_if_insecure(mitigation_options[i].option);

	return cmd;
313 314
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
/* Check for Skylake-like CPUs (for RSB handling) */
static bool __init is_skylake_era(void)
{
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
	    boot_cpu_data.x86 == 6) {
		switch (boot_cpu_data.x86_model) {
		case INTEL_FAM6_SKYLAKE_MOBILE:
		case INTEL_FAM6_SKYLAKE_DESKTOP:
		case INTEL_FAM6_SKYLAKE_X:
		case INTEL_FAM6_KABYLAKE_MOBILE:
		case INTEL_FAM6_KABYLAKE_DESKTOP:
			return true;
		}
	}
	return false;
}

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static void __init spectre_v2_select_mitigation(void)
{
	enum spectre_v2_mitigation_cmd cmd = spectre_v2_parse_cmdline();
	enum spectre_v2_mitigation mode = SPECTRE_V2_NONE;

	/*
	 * If the CPU is not affected and the command line mode is NONE or AUTO
	 * then nothing to do.
	 */
	if (!boot_cpu_has_bug(X86_BUG_SPECTRE_V2) &&
	    (cmd == SPECTRE_V2_CMD_NONE || cmd == SPECTRE_V2_CMD_AUTO))
		return;

	switch (cmd) {
	case SPECTRE_V2_CMD_NONE:
		return;

	case SPECTRE_V2_CMD_FORCE:
	case SPECTRE_V2_CMD_AUTO:
351 352 353
		if (IS_ENABLED(CONFIG_RETPOLINE))
			goto retpoline_auto;
		break;
354 355 356 357 358 359 360 361 362 363 364 365 366
	case SPECTRE_V2_CMD_RETPOLINE_AMD:
		if (IS_ENABLED(CONFIG_RETPOLINE))
			goto retpoline_amd;
		break;
	case SPECTRE_V2_CMD_RETPOLINE_GENERIC:
		if (IS_ENABLED(CONFIG_RETPOLINE))
			goto retpoline_generic;
		break;
	case SPECTRE_V2_CMD_RETPOLINE:
		if (IS_ENABLED(CONFIG_RETPOLINE))
			goto retpoline_auto;
		break;
	}
367
	pr_err("Spectre mitigation: kernel not compiled with retpoline; no mitigation available!");
368 369 370 371 372 373
	return;

retpoline_auto:
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) {
	retpoline_amd:
		if (!boot_cpu_has(X86_FEATURE_LFENCE_RDTSC)) {
374
			pr_err("Spectre mitigation: LFENCE not serializing, switching to generic retpoline\n");
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
			goto retpoline_generic;
		}
		mode = retp_compiler() ? SPECTRE_V2_RETPOLINE_AMD :
					 SPECTRE_V2_RETPOLINE_MINIMAL_AMD;
		setup_force_cpu_cap(X86_FEATURE_RETPOLINE_AMD);
		setup_force_cpu_cap(X86_FEATURE_RETPOLINE);
	} else {
	retpoline_generic:
		mode = retp_compiler() ? SPECTRE_V2_RETPOLINE_GENERIC :
					 SPECTRE_V2_RETPOLINE_MINIMAL;
		setup_force_cpu_cap(X86_FEATURE_RETPOLINE);
	}

	spectre_v2_enabled = mode;
	pr_info("%s\n", spectre_v2_strings[mode]);
390 391

	/*
392
	 * If neither SMEP nor PTI are available, there is a risk of
393 394 395 396 397 398 399 400 401 402 403 404 405
	 * hitting userspace addresses in the RSB after a context switch
	 * from a shallow call stack to a deeper one. To prevent this fill
	 * the entire RSB, even when using IBRS.
	 *
	 * Skylake era CPUs have a separate issue with *underflow* of the
	 * RSB, when they will predict 'ret' targets from the generic BTB.
	 * The proper mitigation for this is IBRS. If IBRS is not supported
	 * or deactivated in favour of retpolines the RSB fill on context
	 * switch is required.
	 */
	if ((!boot_cpu_has(X86_FEATURE_PTI) &&
	     !boot_cpu_has(X86_FEATURE_SMEP)) || is_skylake_era()) {
		setup_force_cpu_cap(X86_FEATURE_RSB_CTXSW);
406
		pr_info("Spectre v2 mitigation: Filling RSB on context switch\n");
407
	}
408 409

	/* Initialize Indirect Branch Prediction Barrier if supported */
410 411
	if (boot_cpu_has(X86_FEATURE_IBPB)) {
		setup_force_cpu_cap(X86_FEATURE_USE_IBPB);
412
		pr_info("Spectre v2 mitigation: Enabling Indirect Branch Prediction Barrier\n");
413
	}
414 415 416 417 418 419 420 421 422

	/*
	 * Retpoline means the kernel is safe because it has no indirect
	 * branches. But firmware isn't, so use IBRS to protect that.
	 */
	if (boot_cpu_has(X86_FEATURE_IBRS)) {
		setup_force_cpu_cap(X86_FEATURE_USE_IBRS_FW);
		pr_info("Enabling Restricted Speculation for firmware calls\n");
	}
423 424
}

425 426 427
#undef pr_fmt
#define pr_fmt(fmt)	"Speculative Store Bypass: " fmt

428
static enum ssb_mitigation ssb_mode __ro_after_init = SPEC_STORE_BYPASS_NONE;
429 430 431 432 433 434

/* The kernel command line selection */
enum ssb_mitigation_cmd {
	SPEC_STORE_BYPASS_CMD_NONE,
	SPEC_STORE_BYPASS_CMD_AUTO,
	SPEC_STORE_BYPASS_CMD_ON,
435
	SPEC_STORE_BYPASS_CMD_PRCTL,
436
	SPEC_STORE_BYPASS_CMD_SECCOMP,
437 438 439 440
};

static const char *ssb_strings[] = {
	[SPEC_STORE_BYPASS_NONE]	= "Vulnerable",
441
	[SPEC_STORE_BYPASS_DISABLE]	= "Mitigation: Speculative Store Bypass disabled",
442 443
	[SPEC_STORE_BYPASS_PRCTL]	= "Mitigation: Speculative Store Bypass disabled via prctl",
	[SPEC_STORE_BYPASS_SECCOMP]	= "Mitigation: Speculative Store Bypass disabled via prctl and seccomp",
444 445 446 447 448 449
};

static const struct {
	const char *option;
	enum ssb_mitigation_cmd cmd;
} ssb_mitigation_options[] = {
450 451 452 453 454
	{ "auto",	SPEC_STORE_BYPASS_CMD_AUTO },    /* Platform decides */
	{ "on",		SPEC_STORE_BYPASS_CMD_ON },      /* Disable Speculative Store Bypass */
	{ "off",	SPEC_STORE_BYPASS_CMD_NONE },    /* Don't touch Speculative Store Bypass */
	{ "prctl",	SPEC_STORE_BYPASS_CMD_PRCTL },   /* Disable Speculative Store Bypass via prctl */
	{ "seccomp",	SPEC_STORE_BYPASS_CMD_SECCOMP }, /* Disable Speculative Store Bypass via prctl and seccomp */
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
};

static enum ssb_mitigation_cmd __init ssb_parse_cmdline(void)
{
	enum ssb_mitigation_cmd cmd = SPEC_STORE_BYPASS_CMD_AUTO;
	char arg[20];
	int ret, i;

	if (cmdline_find_option_bool(boot_command_line, "nospec_store_bypass_disable")) {
		return SPEC_STORE_BYPASS_CMD_NONE;
	} else {
		ret = cmdline_find_option(boot_command_line, "spec_store_bypass_disable",
					  arg, sizeof(arg));
		if (ret < 0)
			return SPEC_STORE_BYPASS_CMD_AUTO;

		for (i = 0; i < ARRAY_SIZE(ssb_mitigation_options); i++) {
			if (!match_option(arg, ret, ssb_mitigation_options[i].option))
				continue;

			cmd = ssb_mitigation_options[i].cmd;
			break;
		}

		if (i >= ARRAY_SIZE(ssb_mitigation_options)) {
			pr_err("unknown option (%s). Switching to AUTO select\n", arg);
			return SPEC_STORE_BYPASS_CMD_AUTO;
		}
	}

	return cmd;
}

488
static enum ssb_mitigation __init __ssb_select_mitigation(void)
489 490 491 492
{
	enum ssb_mitigation mode = SPEC_STORE_BYPASS_NONE;
	enum ssb_mitigation_cmd cmd;

493
	if (!boot_cpu_has(X86_FEATURE_SSBD))
494 495 496 497 498 499 500 501 502 503
		return mode;

	cmd = ssb_parse_cmdline();
	if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS) &&
	    (cmd == SPEC_STORE_BYPASS_CMD_NONE ||
	     cmd == SPEC_STORE_BYPASS_CMD_AUTO))
		return mode;

	switch (cmd) {
	case SPEC_STORE_BYPASS_CMD_AUTO:
504 505 506 507 508 509 510 511 512
	case SPEC_STORE_BYPASS_CMD_SECCOMP:
		/*
		 * Choose prctl+seccomp as the default mode if seccomp is
		 * enabled.
		 */
		if (IS_ENABLED(CONFIG_SECCOMP))
			mode = SPEC_STORE_BYPASS_SECCOMP;
		else
			mode = SPEC_STORE_BYPASS_PRCTL;
513
		break;
514 515 516
	case SPEC_STORE_BYPASS_CMD_ON:
		mode = SPEC_STORE_BYPASS_DISABLE;
		break;
517 518 519
	case SPEC_STORE_BYPASS_CMD_PRCTL:
		mode = SPEC_STORE_BYPASS_PRCTL;
		break;
520 521 522 523
	case SPEC_STORE_BYPASS_CMD_NONE:
		break;
	}

524 525 526
	/*
	 * We have three CPU feature flags that are in play here:
	 *  - X86_BUG_SPEC_STORE_BYPASS - CPU is susceptible.
527
	 *  - X86_FEATURE_SSBD - CPU is able to turn off speculative store bypass
528 529
	 *  - X86_FEATURE_SPEC_STORE_BYPASS_DISABLE - engage the mitigation
	 */
530
	if (mode == SPEC_STORE_BYPASS_DISABLE) {
531
		setup_force_cpu_cap(X86_FEATURE_SPEC_STORE_BYPASS_DISABLE);
532
		/*
533 534
		 * Intel uses the SPEC CTRL MSR Bit(2) for this, while AMD may
		 * use a completely different MSR and bit dependent on family.
535
		 */
536 537 538
		if (!static_cpu_has(X86_FEATURE_MSR_SPEC_CTRL))
			x86_amd_ssb_disable();
		else {
539
			x86_spec_ctrl_base |= SPEC_CTRL_SSBD;
540
			x86_spec_ctrl_mask |= SPEC_CTRL_SSBD;
541
			wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_base);
542 543 544
		}
	}

545 546 547
	return mode;
}

548
static void ssb_select_mitigation(void)
549 550 551 552 553 554 555
{
	ssb_mode = __ssb_select_mitigation();

	if (boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
		pr_info("%s\n", ssb_strings[ssb_mode]);
}

556
#undef pr_fmt
557
#define pr_fmt(fmt)     "Speculation prctl: " fmt
558

559
static int ssb_prctl_set(struct task_struct *task, unsigned long ctrl)
560
{
561
	bool update;
562

563 564
	if (ssb_mode != SPEC_STORE_BYPASS_PRCTL &&
	    ssb_mode != SPEC_STORE_BYPASS_SECCOMP)
565 566
		return -ENXIO;

567 568 569 570 571 572
	switch (ctrl) {
	case PR_SPEC_ENABLE:
		/* If speculation is force disabled, enable is not allowed */
		if (task_spec_ssb_force_disable(task))
			return -EPERM;
		task_clear_spec_ssb_disable(task);
573
		update = test_and_clear_tsk_thread_flag(task, TIF_SSBD);
574 575 576
		break;
	case PR_SPEC_DISABLE:
		task_set_spec_ssb_disable(task);
577
		update = !test_and_set_tsk_thread_flag(task, TIF_SSBD);
578 579 580 581
		break;
	case PR_SPEC_FORCE_DISABLE:
		task_set_spec_ssb_disable(task);
		task_set_spec_ssb_force_disable(task);
582
		update = !test_and_set_tsk_thread_flag(task, TIF_SSBD);
583 584 585 586
		break;
	default:
		return -ERANGE;
	}
587

588 589 590 591
	/*
	 * If being set on non-current task, delay setting the CPU
	 * mitigation until it is next scheduled.
	 */
592
	if (task == current && update)
593
		speculative_store_bypass_update_current();
594 595 596 597

	return 0;
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611
int arch_prctl_spec_ctrl_set(struct task_struct *task, unsigned long which,
			     unsigned long ctrl)
{
	switch (which) {
	case PR_SPEC_STORE_BYPASS:
		return ssb_prctl_set(task, ctrl);
	default:
		return -ENODEV;
	}
}

#ifdef CONFIG_SECCOMP
void arch_seccomp_spec_mitigate(struct task_struct *task)
{
612 613
	if (ssb_mode == SPEC_STORE_BYPASS_SECCOMP)
		ssb_prctl_set(task, PR_SPEC_FORCE_DISABLE);
614 615 616
}
#endif

617
static int ssb_prctl_get(struct task_struct *task)
618 619 620 621
{
	switch (ssb_mode) {
	case SPEC_STORE_BYPASS_DISABLE:
		return PR_SPEC_DISABLE;
622
	case SPEC_STORE_BYPASS_SECCOMP:
623
	case SPEC_STORE_BYPASS_PRCTL:
624 625 626
		if (task_spec_ssb_force_disable(task))
			return PR_SPEC_PRCTL | PR_SPEC_FORCE_DISABLE;
		if (task_spec_ssb_disable(task))
627 628 629 630 631 632 633 634 635
			return PR_SPEC_PRCTL | PR_SPEC_DISABLE;
		return PR_SPEC_PRCTL | PR_SPEC_ENABLE;
	default:
		if (boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
			return PR_SPEC_ENABLE;
		return PR_SPEC_NOT_AFFECTED;
	}
}

636
int arch_prctl_spec_ctrl_get(struct task_struct *task, unsigned long which)
637 638 639
{
	switch (which) {
	case PR_SPEC_STORE_BYPASS:
640
		return ssb_prctl_get(task);
641 642 643 644 645
	default:
		return -ENODEV;
	}
}

646 647
void x86_spec_ctrl_setup_ap(void)
{
648
	if (boot_cpu_has(X86_FEATURE_MSR_SPEC_CTRL))
649
		wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_base);
650 651

	if (ssb_mode == SPEC_STORE_BYPASS_DISABLE)
652
		x86_amd_ssb_disable();
653 654
}

655
#ifdef CONFIG_SYSFS
656

657
static ssize_t cpu_show_common(struct device *dev, struct device_attribute *attr,
658
			       char *buf, unsigned int bug)
659
{
660
	if (!boot_cpu_has_bug(bug))
661
		return sprintf(buf, "Not affected\n");
662 663 664 665 666 667

	switch (bug) {
	case X86_BUG_CPU_MELTDOWN:
		if (boot_cpu_has(X86_FEATURE_PTI))
			return sprintf(buf, "Mitigation: PTI\n");

668 669 670
		if (hypervisor_is_type(X86_HYPER_XEN_PV))
			return sprintf(buf, "Unknown (XEN PV detected, hypervisor mitigation required)\n");

671 672 673 674 675 676 677 678 679 680 681
		break;

	case X86_BUG_SPECTRE_V1:
		return sprintf(buf, "Mitigation: __user pointer sanitization\n");

	case X86_BUG_SPECTRE_V2:
		return sprintf(buf, "%s%s%s%s\n", spectre_v2_strings[spectre_v2_enabled],
			       boot_cpu_has(X86_FEATURE_USE_IBPB) ? ", IBPB" : "",
			       boot_cpu_has(X86_FEATURE_USE_IBRS_FW) ? ", IBRS_FW" : "",
			       spectre_v2_module_string());

682 683 684
	case X86_BUG_SPEC_STORE_BYPASS:
		return sprintf(buf, "%s\n", ssb_strings[ssb_mode]);

685 686 687 688
	default:
		break;
	}

689 690 691
	return sprintf(buf, "Vulnerable\n");
}

692 693 694 695 696
ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr, char *buf)
{
	return cpu_show_common(dev, attr, buf, X86_BUG_CPU_MELTDOWN);
}

697
ssize_t cpu_show_spectre_v1(struct device *dev, struct device_attribute *attr, char *buf)
698
{
699
	return cpu_show_common(dev, attr, buf, X86_BUG_SPECTRE_V1);
700 701
}

702
ssize_t cpu_show_spectre_v2(struct device *dev, struct device_attribute *attr, char *buf)
703
{
704
	return cpu_show_common(dev, attr, buf, X86_BUG_SPECTRE_V2);
705
}
706 707 708 709 710

ssize_t cpu_show_spec_store_bypass(struct device *dev, struct device_attribute *attr, char *buf)
{
	return cpu_show_common(dev, attr, buf, X86_BUG_SPEC_STORE_BYPASS);
}
711
#endif