clockdomains.h 13.0 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * OMAP2/3 clockdomains
 *
 * Copyright (C) 2008 Texas Instruments, Inc.
 * Copyright (C) 2008 Nokia Corporation
 *
 * Written by Paul Walmsley
 */

10 11 12 13 14 15
/*
 * To-Do List
 * -> Port the Sleep/Wakeup dependencies for the domains
 *    from the Power domain framework
 */

16 17 18
#ifndef __ARCH_ARM_MACH_OMAP2_CLOCKDOMAINS_H
#define __ARCH_ARM_MACH_OMAP2_CLOCKDOMAINS_H

19
#include <plat/clockdomain.h>
20
#include "cm.h"
21
#include "prm.h"
22 23 24

/*
 * OMAP2/3-common clockdomains
25 26 27 28 29
 *
 * Even though the 2420 has a single PRCM module from the
 * interconnect's perspective, internally it does appear to have
 * separate PRM and CM clockdomains.  The usual test case is
 * sys_clkout/sys_clkout2.
30 31
 */

32 33
#if defined(CONFIG_ARCH_OMAP24XX) | defined(CONFIG_ARCH_OMAP34XX)

34 35 36
/* This is an implicit clockdomain - it is never defined as such in TRM */
static struct clockdomain wkup_clkdm = {
	.name		= "wkup_clkdm",
37
	.pwrdm		= { .name = "wkup_pwrdm" },
38 39 40
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP24XX | CHIP_IS_OMAP3430),
};

41 42 43 44 45 46 47 48 49 50 51 52
static struct clockdomain prm_clkdm = {
	.name		= "prm_clkdm",
	.pwrdm		= { .name = "wkup_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP24XX | CHIP_IS_OMAP3430),
};

static struct clockdomain cm_clkdm = {
	.name		= "cm_clkdm",
	.pwrdm		= { .name = "core_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP24XX | CHIP_IS_OMAP3430),
};

53 54
#endif

55 56 57 58 59 60 61 62
/*
 * 2420-only clockdomains
 */

#if defined(CONFIG_ARCH_OMAP2420)

static struct clockdomain mpu_2420_clkdm = {
	.name		= "mpu_clkdm",
63
	.pwrdm		= { .name = "mpu_pwrdm" },
64
	.flags		= CLKDM_CAN_HWSUP,
65
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(MPU_MOD, OMAP2_CM_CLKSTCTRL),
66 67 68 69 70 71
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

static struct clockdomain iva1_2420_clkdm = {
	.name		= "iva1_clkdm",
72
	.pwrdm		= { .name = "dsp_pwrdm" },
73
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
74 75
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(OMAP24XX_DSP_MOD,
						 OMAP2_CM_CLKSTCTRL),
76 77 78 79
	.clktrctrl_mask = OMAP2420_AUTOSTATE_IVA_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
static struct clockdomain dsp_2420_clkdm = {
	.name		= "dsp_clkdm",
	.pwrdm		= { .name = "dsp_pwrdm" },
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(OMAP24XX_DSP_MOD,
						 OMAP2_CM_CLKSTCTRL),
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSP_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

static struct clockdomain gfx_2420_clkdm = {
	.name		= "gfx_clkdm",
	.pwrdm		= { .name = "gfx_pwrdm" },
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_GFX_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

static struct clockdomain core_l3_2420_clkdm = {
	.name		= "core_l3_clkdm",
	.pwrdm		= { .name = "core_pwrdm" },
	.flags		= CLKDM_CAN_HWSUP,
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_L3_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

static struct clockdomain core_l4_2420_clkdm = {
	.name		= "core_l4_clkdm",
	.pwrdm		= { .name = "core_pwrdm" },
	.flags		= CLKDM_CAN_HWSUP,
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_L4_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

static struct clockdomain dss_2420_clkdm = {
	.name		= "dss_clkdm",
	.pwrdm		= { .name = "core_pwrdm" },
	.flags		= CLKDM_CAN_HWSUP,
	.clkstctrl_reg  = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSS_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
};

#endif   /* CONFIG_ARCH_OMAP2420 */
127 128 129 130 131 132 133 134 135 136


/*
 * 2430-only clockdomains
 */

#if defined(CONFIG_ARCH_OMAP2430)

static struct clockdomain mpu_2430_clkdm = {
	.name		= "mpu_clkdm",
137
	.pwrdm		= { .name = "mpu_pwrdm" },
138
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
139 140
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(MPU_MOD,
						 OMAP2_CM_CLKSTCTRL),
141 142 143 144 145 146
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
};

static struct clockdomain mdm_clkdm = {
	.name		= "mdm_clkdm",
147
	.pwrdm		= { .name = "mdm_pwrdm" },
148
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
149 150
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(OMAP2430_MDM_MOD,
						 OMAP2_CM_CLKSTCTRL),
151 152 153 154
	.clktrctrl_mask = OMAP2430_AUTOSTATE_MDM_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
};

155
static struct clockdomain dsp_2430_clkdm = {
156
	.name		= "dsp_clkdm",
157
	.pwrdm		= { .name = "dsp_pwrdm" },
158
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
159 160
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(OMAP24XX_DSP_MOD,
						 OMAP2_CM_CLKSTCTRL),
161
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSP_MASK,
162
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
163 164
};

165
static struct clockdomain gfx_2430_clkdm = {
166
	.name		= "gfx_clkdm",
167
	.pwrdm		= { .name = "gfx_pwrdm" },
168
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
169
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
170
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_GFX_MASK,
171
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
172 173
};

174
static struct clockdomain core_l3_2430_clkdm = {
175
	.name		= "core_l3_clkdm",
176
	.pwrdm		= { .name = "core_pwrdm" },
177
	.flags		= CLKDM_CAN_HWSUP,
178
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
179
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_L3_MASK,
180
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
181 182
};

183
static struct clockdomain core_l4_2430_clkdm = {
184
	.name		= "core_l4_clkdm",
185
	.pwrdm		= { .name = "core_pwrdm" },
186
	.flags		= CLKDM_CAN_HWSUP,
187
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
188
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_L4_MASK,
189
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
190 191
};

192
static struct clockdomain dss_2430_clkdm = {
193
	.name		= "dss_clkdm",
194
	.pwrdm		= { .name = "core_pwrdm" },
195
	.flags		= CLKDM_CAN_HWSUP,
196
	.clkstctrl_reg  = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
197
	.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSS_MASK,
198
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
199 200
};

201
#endif    /* CONFIG_ARCH_OMAP2430 */
202 203 204 205 206 207 208 209 210 211


/*
 * 34xx clockdomains
 */

#if defined(CONFIG_ARCH_OMAP34XX)

static struct clockdomain mpu_34xx_clkdm = {
	.name		= "mpu_clkdm",
212
	.pwrdm		= { .name = "mpu_pwrdm" },
213
	.flags		= CLKDM_CAN_HWSUP | CLKDM_CAN_FORCE_WAKEUP,
214
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(MPU_MOD, OMAP2_CM_CLKSTCTRL),
215 216 217 218 219 220
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_MPU_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain neon_clkdm = {
	.name		= "neon_clkdm",
221
	.pwrdm		= { .name = "neon_pwrdm" },
222
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
223 224
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_NEON_MOD,
						 OMAP2_CM_CLKSTCTRL),
225 226 227 228 229 230
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_NEON_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain iva2_clkdm = {
	.name		= "iva2_clkdm",
231
	.pwrdm		= { .name = "iva2_pwrdm" },
232
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
233 234
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_IVA2_MOD,
						 OMAP2_CM_CLKSTCTRL),
235 236 237 238 239 240
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_IVA2_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain gfx_3430es1_clkdm = {
	.name		= "gfx_clkdm",
241
	.pwrdm		= { .name = "gfx_pwrdm" },
242
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
243
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
244 245 246 247 248 249
	.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_GFX_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
};

static struct clockdomain sgx_clkdm = {
	.name		= "sgx_clkdm",
250
	.pwrdm		= { .name = "sgx_pwrdm" },
251
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
252 253
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430ES2_SGX_MOD,
						 OMAP2_CM_CLKSTCTRL),
254
	.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_SGX_MASK,
255
	.omap_chip	= OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
256 257
};

258 259 260 261 262 263 264
/*
 * The die-to-die clockdomain was documented in the 34xx ES1 TRM, but
 * then that information was removed from the 34xx ES2+ TRM.  It is
 * unclear whether the core is still there, but the clockdomain logic
 * is there, and must be programmed to an appropriate state if the
 * CORE clockdomain is to become inactive.
 */
265 266
static struct clockdomain d2d_clkdm = {
	.name		= "d2d_clkdm",
267
	.pwrdm		= { .name = "core_pwrdm" },
268
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
269
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
270
	.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_D2D_MASK,
271
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
272 273 274 275
};

static struct clockdomain core_l3_34xx_clkdm = {
	.name		= "core_l3_clkdm",
276
	.pwrdm		= { .name = "core_pwrdm" },
277
	.flags		= CLKDM_CAN_HWSUP,
278
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
279 280 281 282 283 284
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_L3_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain core_l4_34xx_clkdm = {
	.name		= "core_l4_clkdm",
285
	.pwrdm		= { .name = "core_pwrdm" },
286
	.flags		= CLKDM_CAN_HWSUP,
287
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
288 289 290 291 292 293
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_L4_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain dss_34xx_clkdm = {
	.name		= "dss_clkdm",
294
	.pwrdm		= { .name = "dss_pwrdm" },
295
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
296 297
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_DSS_MOD,
						 OMAP2_CM_CLKSTCTRL),
298 299 300 301 302 303
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_DSS_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain cam_clkdm = {
	.name		= "cam_clkdm",
304
	.pwrdm		= { .name = "cam_pwrdm" },
305
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
306 307
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_CAM_MOD,
						 OMAP2_CM_CLKSTCTRL),
308 309 310 311 312 313
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_CAM_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain usbhost_clkdm = {
	.name		= "usbhost_clkdm",
314
	.pwrdm		= { .name = "usbhost_pwrdm" },
315
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
316 317
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430ES2_USBHOST_MOD,
						 OMAP2_CM_CLKSTCTRL),
318
	.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_USBHOST_MASK,
319
	.omap_chip	= OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
320 321 322 323
};

static struct clockdomain per_clkdm = {
	.name		= "per_clkdm",
324
	.pwrdm		= { .name = "per_pwrdm" },
325
	.flags		= CLKDM_CAN_HWSUP_SWSUP,
326 327
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_PER_MOD,
						 OMAP2_CM_CLKSTCTRL),
328 329 330 331
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_PER_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

332 333 334 335
/*
 * Disable hw supervised mode for emu_clkdm, because emu_pwrdm is
 * switched of even if sdti is in use
 */
336 337
static struct clockdomain emu_clkdm = {
	.name		= "emu_clkdm",
338
	.pwrdm		= { .name = "emu_pwrdm" },
339
	.flags		= /* CLKDM_CAN_ENABLE_AUTO |  */CLKDM_CAN_SWSUP,
340 341
	.clkstctrl_reg	= OMAP34XX_CM_REGADDR(OMAP3430_EMU_MOD,
						 OMAP2_CM_CLKSTCTRL),
342 343 344 345
	.clktrctrl_mask = OMAP3430_CLKTRCTRL_EMU_MASK,
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
static struct clockdomain dpll1_clkdm = {
	.name		= "dpll1_clkdm",
	.pwrdm		= { .name = "dpll1_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain dpll2_clkdm = {
	.name		= "dpll2_clkdm",
	.pwrdm		= { .name = "dpll2_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain dpll3_clkdm = {
	.name		= "dpll3_clkdm",
	.pwrdm		= { .name = "dpll3_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain dpll4_clkdm = {
	.name		= "dpll4_clkdm",
	.pwrdm		= { .name = "dpll4_pwrdm" },
	.omap_chip	= OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
};

static struct clockdomain dpll5_clkdm = {
	.name		= "dpll5_clkdm",
	.pwrdm		= { .name = "dpll5_pwrdm" },
373
	.omap_chip	= OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
374 375
};

376 377
#endif   /* CONFIG_ARCH_OMAP34XX */

378 379
#include "clockdomains44xx.h"

380 381 382 383 384
/*
 * Clockdomain-powerdomain hwsup dependencies (34XX only)
 */

static struct clkdm_pwrdm_autodep clkdm_pwrdm_autodeps[] = {
385 386

#ifdef CONFIG_ARCH_OMAP34XX
387
	{
388
		.pwrdm	   = { .name = "mpu_pwrdm" },
389 390 391
		.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
	},
	{
392
		.pwrdm	   = { .name = "iva2_pwrdm" },
393 394
		.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
	},
395 396 397
	{
		.pwrdm	   = { .name = NULL },
	}
398 399
#endif

400 401 402
};

/*
403
 * List of clockdomain pointers per platform
404 405 406 407
 */

static struct clockdomain *clockdomains_omap[] = {

408
#if defined(CONFIG_ARCH_OMAP24XX) | defined(CONFIG_ARCH_OMAP34XX)
409
	&wkup_clkdm,
410 411
	&cm_clkdm,
	&prm_clkdm,
412
#endif
413 414 415 416

#ifdef CONFIG_ARCH_OMAP2420
	&mpu_2420_clkdm,
	&iva1_2420_clkdm,
417 418 419 420 421
	&dsp_2420_clkdm,
	&gfx_2420_clkdm,
	&core_l3_2420_clkdm,
	&core_l4_2420_clkdm,
	&dss_2420_clkdm,
422 423 424 425 426
#endif

#ifdef CONFIG_ARCH_OMAP2430
	&mpu_2430_clkdm,
	&mdm_clkdm,
427 428 429 430 431
	&dsp_2430_clkdm,
	&gfx_2430_clkdm,
	&core_l3_2430_clkdm,
	&core_l4_2430_clkdm,
	&dss_2430_clkdm,
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
#endif

#ifdef CONFIG_ARCH_OMAP34XX
	&mpu_34xx_clkdm,
	&neon_clkdm,
	&iva2_clkdm,
	&gfx_3430es1_clkdm,
	&sgx_clkdm,
	&d2d_clkdm,
	&core_l3_34xx_clkdm,
	&core_l4_34xx_clkdm,
	&dss_34xx_clkdm,
	&cam_clkdm,
	&usbhost_clkdm,
	&per_clkdm,
	&emu_clkdm,
448 449 450 451 452
	&dpll1_clkdm,
	&dpll2_clkdm,
	&dpll3_clkdm,
	&dpll4_clkdm,
	&dpll5_clkdm,
453 454
#endif

455 456 457 458 459 460 461 462 463
#ifdef CONFIG_ARCH_OMAP4
	&l4_cefuse_44xx_clkdm,
	&l4_cfg_44xx_clkdm,
	&tesla_44xx_clkdm,
	&l3_gfx_44xx_clkdm,
	&ivahd_44xx_clkdm,
	&l4_secure_44xx_clkdm,
	&l4_per_44xx_clkdm,
	&abe_44xx_clkdm,
464
	&l3_instr_44xx_clkdm,
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	&l3_init_44xx_clkdm,
	&mpuss_44xx_clkdm,
	&mpu0_44xx_clkdm,
	&mpu1_44xx_clkdm,
	&l3_emif_44xx_clkdm,
	&l4_ao_44xx_clkdm,
	&ducati_44xx_clkdm,
	&l3_2_44xx_clkdm,
	&l3_1_44xx_clkdm,
	&l3_d2d_44xx_clkdm,
	&iss_44xx_clkdm,
	&l3_dss_44xx_clkdm,
	&l4_wkup_44xx_clkdm,
	&emu_sys_44xx_clkdm,
	&l3_dma_44xx_clkdm,
#endif

482 483 484 485
	NULL,
};

#endif