r8a7779.dtsi 12.1 KB
Newer Older
1
/*
2
 * Device Tree Source for Renesas r8a7779
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Renesas Solutions Corp.
 * Copyright (C) 2013 Simon Horman
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

/include/ "skeleton.dtsi"

14
#include <dt-bindings/clock/r8a7779-clock.h>
15 16
#include <dt-bindings/interrupt-controller/irq.h>

17 18
/ {
	compatible = "renesas,r8a7779";
19
	interrupt-parent = <&gic>;
20 21 22 23 24 25 26 27 28

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <0>;
29
			clock-frequency = <1000000000>;
30 31 32 33 34
		};
		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <1>;
35
			clock-frequency = <1000000000>;
36 37 38 39 40
		};
		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <2>;
41
			clock-frequency = <1000000000>;
42 43 44 45 46
		};
		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <3>;
47
			clock-frequency = <1000000000>;
48 49 50
		};
	};

51 52 53 54 55 56
	aliases {
		spi0 = &hspi0;
		spi1 = &hspi1;
		spi2 = &hspi2;
	};

57 58 59 60 61 62 63
	gic: interrupt-controller@f0001000 {
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0xf0001000 0x1000>,
		      <0xf0000100 0x100>;
	};
64

65 66 67
	gpio0: gpio@ffc40000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc40000 0x2c>;
68
		interrupts = <0 141 IRQ_TYPE_LEVEL_HIGH>;
69 70 71 72 73 74 75 76 77 78
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 0 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio1: gpio@ffc41000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc41000 0x2c>;
79
		interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>;
80 81 82 83 84 85 86 87 88 89
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 32 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio2: gpio@ffc42000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc42000 0x2c>;
90
		interrupts = <0 143 IRQ_TYPE_LEVEL_HIGH>;
91 92 93 94 95 96 97 98 99 100
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 64 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio3: gpio@ffc43000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc43000 0x2c>;
101
		interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
102 103 104 105 106 107 108 109 110 111
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 96 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio4: gpio@ffc44000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc44000 0x2c>;
112
		interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
113 114 115 116 117 118 119 120 121 122
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 128 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio5: gpio@ffc45000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc45000 0x2c>;
123
		interrupts = <0 146 IRQ_TYPE_LEVEL_HIGH>;
124 125 126 127 128 129 130 131 132 133
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 160 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

	gpio6: gpio@ffc46000 {
		compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
		reg = <0xffc46000 0x2c>;
134
		interrupts = <0 147 IRQ_TYPE_LEVEL_HIGH>;
135 136 137 138 139 140 141
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 192 9>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

142
	irqpin0: irqpin@fe780010 {
143
		compatible = "renesas,intc-irqpin-r8a7779", "renesas,intc-irqpin";
144
		#interrupt-cells = <2>;
145
		status = "disabled";
146 147 148 149 150 151
		interrupt-controller;
		reg = <0xfe78001c 4>,
			<0xfe780010 4>,
			<0xfe780024 4>,
			<0xfe780044 4>,
			<0xfe780064 4>;
152 153 154 155
		interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH
			      0 28 IRQ_TYPE_LEVEL_HIGH
			      0 29 IRQ_TYPE_LEVEL_HIGH
			      0 30 IRQ_TYPE_LEVEL_HIGH>;
156 157 158
		sense-bitfield-width = <2>;
	};

159
	i2c0: i2c@ffc70000 {
160 161
		#address-cells = <1>;
		#size-cells = <0>;
162
		compatible = "renesas,i2c-r8a7779";
163
		reg = <0xffc70000 0x1000>;
164
		interrupts = <0 79 IRQ_TYPE_LEVEL_HIGH>;
165
		clocks = <&mstp0_clks R8A7779_CLK_I2C0>;
166
		status = "disabled";
167 168
	};

169
	i2c1: i2c@ffc71000 {
170 171
		#address-cells = <1>;
		#size-cells = <0>;
172
		compatible = "renesas,i2c-r8a7779";
173
		reg = <0xffc71000 0x1000>;
174
		interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
175
		clocks = <&mstp0_clks R8A7779_CLK_I2C1>;
176
		status = "disabled";
177 178
	};

179
	i2c2: i2c@ffc72000 {
180 181
		#address-cells = <1>;
		#size-cells = <0>;
182
		compatible = "renesas,i2c-r8a7779";
183
		reg = <0xffc72000 0x1000>;
184
		interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
185
		clocks = <&mstp0_clks R8A7779_CLK_I2C2>;
186
		status = "disabled";
187 188
	};

189
	i2c3: i2c@ffc73000 {
190 191
		#address-cells = <1>;
		#size-cells = <0>;
192
		compatible = "renesas,i2c-r8a7779";
193
		reg = <0xffc73000 0x1000>;
194
		interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
195
		clocks = <&mstp0_clks R8A7779_CLK_I2C3>;
196
		status = "disabled";
197
	};
198

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	scif0: serial@ffe40000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe40000 0x100>;
		interrupts = <0 88 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif1: serial@ffe41000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe41000 0x100>;
		interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif2: serial@ffe42000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe42000 0x100>;
		interrupts = <0 90 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif3: serial@ffe43000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe43000 0x100>;
		interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif4: serial@ffe44000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe44000 0x100>;
		interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif5: serial@ffe45000 {
		compatible = "renesas,scif-r8a7779", "renesas,scif";
		reg = <0xffe45000 0x100>;
		interrupts = <0 93 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&cpg_clocks R8A7779_CLK_P>;
		clock-names = "sci_ick";
		status = "disabled";
	};

253 254 255 256 257
	pfc: pfc@fffc0000 {
		compatible = "renesas,pfc-r8a7779";
		reg = <0xfffc0000 0x23c>;
	};

258 259 260 261
	thermal@ffc48000 {
		compatible = "renesas,rcar-thermal";
		reg = <0xffc48000 0x38>;
	};
262 263 264 265

	sata: sata@fc600000 {
		compatible = "renesas,rcar-sata";
		reg = <0xfc600000 0x2000>;
266
		interrupts = <0 100 IRQ_TYPE_LEVEL_HIGH>;
267
		clocks = <&mstp1_clks R8A7779_CLK_SATA>;
268
	};
269

270
	sdhi0: sd@ffe4c000 {
271 272
		compatible = "renesas,sdhi-r8a7779";
		reg = <0xffe4c000 0x100>;
273
		interrupts = <0 104 IRQ_TYPE_LEVEL_HIGH>;
274
		clocks = <&mstp3_clks R8A7779_CLK_SDHI0>;
275 276 277 278 279
		cap-sd-highspeed;
		cap-sdio-irq;
		status = "disabled";
	};

280
	sdhi1: sd@ffe4d000 {
281 282
		compatible = "renesas,sdhi-r8a7779";
		reg = <0xffe4d000 0x100>;
283
		interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
284
		clocks = <&mstp3_clks R8A7779_CLK_SDHI1>;
285 286 287 288 289
		cap-sd-highspeed;
		cap-sdio-irq;
		status = "disabled";
	};

290
	sdhi2: sd@ffe4e000 {
291 292
		compatible = "renesas,sdhi-r8a7779";
		reg = <0xffe4e000 0x100>;
293
		interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
294
		clocks = <&mstp3_clks R8A7779_CLK_SDHI2>;
295 296 297 298 299
		cap-sd-highspeed;
		cap-sdio-irq;
		status = "disabled";
	};

300
	sdhi3: sd@ffe4f000 {
301 302
		compatible = "renesas,sdhi-r8a7779";
		reg = <0xffe4f000 0x100>;
303
		interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
304
		clocks = <&mstp3_clks R8A7779_CLK_SDHI3>;
305 306 307 308
		cap-sd-highspeed;
		cap-sdio-irq;
		status = "disabled";
	};
309 310

	hspi0: spi@fffc7000 {
311
		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
312 313
		reg = <0xfffc7000 0x18>;
		interrupts = <0 73 IRQ_TYPE_LEVEL_HIGH>;
314 315
		#address-cells = <1>;
		#size-cells = <0>;
316
		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
317 318 319 320
		status = "disabled";
	};

	hspi1: spi@fffc8000 {
321
		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
322 323
		reg = <0xfffc8000 0x18>;
		interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>;
324 325
		#address-cells = <1>;
		#size-cells = <0>;
326
		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
327 328 329 330
		status = "disabled";
	};

	hspi2: spi@fffc6000 {
331
		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
332 333
		reg = <0xfffc6000 0x18>;
		interrupts = <0 75 IRQ_TYPE_LEVEL_HIGH>;
334 335
		#address-cells = <1>;
		#size-cells = <0>;
336
		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
337 338
		status = "disabled";
	};
339 340

	clocks {
341 342
		#address-cells = <1>;
		#size-cells = <1>;
343 344 345 346 347 348 349 350 351 352 353 354
		ranges;

		/* External root clock */
		extal_clk: extal_clk {
			compatible = "fixed-clock";
			#clock-cells = <0>;
			/* This value must be overriden by the board. */
			clock-frequency = <0>;
			clock-output-names = "extal";
		};

		/* Special CPG clocks */
355
		cpg_clocks: clocks@ffc80000 {
356
			compatible = "renesas,r8a7779-cpg-clocks";
357
			reg = <0xffc80000 0x30>;
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
			clocks = <&extal_clk>;
			#clock-cells = <1>;
			clock-output-names = "plla", "z", "zs", "s",
					     "s1", "p", "b", "out";
		};

		/* Fixed factor clocks */
		i_clk: i_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
			#clock-cells = <0>;
			clock-div = <2>;
			clock-mult = <1>;
			clock-output-names = "i";
		};
		s3_clk: s3_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
			#clock-cells = <0>;
			clock-div = <8>;
			clock-mult = <1>;
			clock-output-names = "s3";
		};
		s4_clk: s4_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
			#clock-cells = <0>;
			clock-div = <16>;
			clock-mult = <1>;
			clock-output-names = "s4";
		};
		g_clk: g_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
			#clock-cells = <0>;
			clock-div = <24>;
			clock-mult = <1>;
			clock-output-names = "g";
		};

		/* Gate clocks */
399
		mstp0_clks: clocks@ffc80030 {
400 401
			compatible = "renesas,r8a7779-mstp-clocks",
			             "renesas,cpg-mstp-clocks";
402
			reg = <0xffc80030 4>;
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
			clocks = <&cpg_clocks R8A7779_CLK_S>,
			         <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_S1>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7779_CLK_HSPI R8A7779_CLK_TMU2
				R8A7779_CLK_TMU1 R8A7779_CLK_TMU0
				R8A7779_CLK_HSCIF1 R8A7779_CLK_HSCIF0
				R8A7779_CLK_SCIF5 R8A7779_CLK_SCIF4
				R8A7779_CLK_SCIF3 R8A7779_CLK_SCIF2
				R8A7779_CLK_SCIF1 R8A7779_CLK_SCIF0
				R8A7779_CLK_I2C3 R8A7779_CLK_I2C2
				R8A7779_CLK_I2C1 R8A7779_CLK_I2C0
			>;
			clock-output-names =
				"hspi", "tmu2", "tmu1", "tmu0", "hscif1",
				"hscif0", "scif5", "scif4", "scif3", "scif2",
				"scif1", "scif0", "i2c3", "i2c2", "i2c1",
				"i2c0";
		};
436
		mstp1_clks: clocks@ffc80034 {
437 438
			compatible = "renesas,r8a7779-mstp-clocks",
			             "renesas,cpg-mstp-clocks";
439
			reg = <0xffc80034 4>, <0xffc80044 4>;
440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
			clocks = <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_S>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_P>,
				 <&cpg_clocks R8A7779_CLK_S>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7779_CLK_USB01 R8A7779_CLK_USB2
				R8A7779_CLK_DU R8A7779_CLK_VIN2
				R8A7779_CLK_VIN1 R8A7779_CLK_VIN0
				R8A7779_CLK_ETHER R8A7779_CLK_SATA
				R8A7779_CLK_PCIE R8A7779_CLK_VIN3
			>;
			clock-output-names =
				"usb01", "usb2",
				"du", "vin2",
				"vin1", "vin0",
				"ether", "sata",
				"pcie", "vin3";
		};
465
		mstp3_clks: clocks@ffc8003c {
466 467
			compatible = "renesas,r8a7779-mstp-clocks",
			             "renesas,cpg-mstp-clocks";
468
			reg = <0xffc8003c 4>;
469 470 471 472 473 474 475 476 477 478 479 480 481
			clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>,
				 <&s4_clk>, <&s4_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7779_CLK_SDHI3 R8A7779_CLK_SDHI2
				R8A7779_CLK_SDHI1 R8A7779_CLK_SDHI0
				R8A7779_CLK_MMC1 R8A7779_CLK_MMC0
			>;
			clock-output-names =
				"sdhi3", "sdhi2", "sdhi1", "sdhi0",
				"mmc1", "mmc0";
		};
	};
482
};