smpboot.c 39.0 KB
Newer Older
1
 /*
2 3
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

44 45
#include <linux/init.h>
#include <linux/smp.h>
46
#include <linux/export.h>
47
#include <linux/sched.h>
48
#include <linux/sched/topology.h>
49
#include <linux/sched/hotplug.h>
50
#include <linux/sched/task_stack.h>
51
#include <linux/percpu.h>
G
Glauber Costa 已提交
52
#include <linux/bootmem.h>
53 54
#include <linux/err.h>
#include <linux/nmi.h>
55
#include <linux/tboot.h>
56
#include <linux/stackprotector.h>
57
#include <linux/gfp.h>
58
#include <linux/cpuidle.h>
59

60
#include <asm/acpi.h>
61
#include <asm/desc.h>
62 63
#include <asm/nmi.h>
#include <asm/irq.h>
64
#include <asm/realmode.h>
65 66
#include <asm/cpu.h>
#include <asm/numa.h>
67 68 69
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
70
#include <asm/mwait.h>
I
Ingo Molnar 已提交
71
#include <asm/apic.h>
72
#include <asm/io_apic.h>
73
#include <asm/fpu/internal.h>
74
#include <asm/setup.h>
T
Tejun Heo 已提交
75
#include <asm/uv/uv.h>
76
#include <linux/mc146818rtc.h>
77
#include <asm/i8259.h>
78
#include <asm/realmode.h>
79
#include <asm/misc.h>
80
#include <asm/qspinlock.h>
81

82 83 84 85 86
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
87
DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
88 89

/* representing HT siblings of each logical CPU */
90
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
91 92 93
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
94
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
95 96
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

97
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
98

99
/* Per CPU bogomips and other parameters */
100
DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
101
EXPORT_PER_CPU_SYMBOL(cpu_info);
102

103 104 105
/* Logical package management. We might want to allocate that dynamically */
unsigned int __max_logical_packages __read_mostly;
EXPORT_SYMBOL(__max_logical_packages);
106
static unsigned int logical_packages __read_mostly;
107

108
/* Maximum number of SMT threads on any online core */
109
int __read_mostly __max_smt_threads = 1;
110

111 112 113 114 115 116 117 118 119 120 121
/* Flag to indicate if a complete sched domain rebuild is required */
bool x86_topology_update;

int arch_update_cpu_topology(void)
{
	int retval = x86_topology_update;

	x86_topology_update = false;
	return retval;
}

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
{
	unsigned long flags;

	spin_lock_irqsave(&rtc_lock, flags);
	CMOS_WRITE(0xa, 0xf);
	spin_unlock_irqrestore(&rtc_lock, flags);
	*((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
							start_eip >> 4;
	*((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
							start_eip & 0xf;
}

static inline void smpboot_restore_warm_reset_vector(void)
{
	unsigned long flags;

	/*
	 * Paranoid:  Set warm reset code and vector here back
	 * to default values.
	 */
	spin_lock_irqsave(&rtc_lock, flags);
	CMOS_WRITE(0, 0xf);
	spin_unlock_irqrestore(&rtc_lock, flags);

	*((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
}

150
/*
151 152
 * Report back to the Boot Processor during boot time or to the caller processor
 * during CPU online.
153
 */
154
static void smp_callin(void)
155 156 157 158 159
{
	int cpuid, phys_id;

	/*
	 * If waken up by an INIT in an 82489DX configuration
160 161 162
	 * cpu_callout_mask guarantees we don't get here before
	 * an INIT_deassert IPI reaches our local APIC, so it is
	 * now safe to touch our local APIC.
163
	 */
164
	cpuid = smp_processor_id();
165 166 167 168

	/*
	 * (This works even if the APIC is not enabled.)
	 */
169
	phys_id = read_apic_id();
170 171 172 173 174 175 176

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */
177
	apic_ap_setup();
178

179 180 181 182 183 184
	/*
	 * Save our processor parameters. Note: this information
	 * is needed for clock calibration.
	 */
	smp_store_cpu_info(cpuid);

185 186 187 188 189 190
	/*
	 * The topology information must be up to date before
	 * calibrate_delay() and notify_cpu_starting().
	 */
	set_cpu_sibling_map(raw_smp_processor_id());

191 192
	/*
	 * Get our bogomips.
193 194 195
	 * Update loops_per_jiffy in cpu_data. Previous call to
	 * smp_store_cpu_info() stored a value that is close but not as
	 * accurate as the value just calculated.
196 197
	 */
	calibrate_delay();
198
	cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
199
	pr_debug("Stack at about %p\n", &cpuid);
200

201 202
	wmb();

203 204
	notify_cpu_starting(cpuid);

205 206 207
	/*
	 * Allow the master to continue.
	 */
208
	cpumask_set_cpu(cpuid, cpu_callin_mask);
209 210
}

211 212
static int cpu0_logical_apicid;
static int enable_start_cpu0;
213 214 215
/*
 * Activate a secondary processor.
 */
216
static void notrace start_secondary(void *unused)
217 218
{
	/*
219 220 221
	 * Don't put *anything* except direct CPU state initialization
	 * before cpu_init(), SMP booting is too fragile that we want to
	 * limit the things done here to the most necessary things.
222
	 */
223 224
	if (boot_cpu_has(X86_FEATURE_PCID))
		__write_cr4(__read_cr4() | X86_CR4_PCIDE);
225

226
#ifdef CONFIG_X86_32
227
	/* switch away from the initial page table */
228 229 230
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif
231
	load_current_idt();
232 233 234 235 236 237 238
	cpu_init();
	x86_cpuinit.early_percpu_clock_init();
	preempt_disable();
	smp_callin();

	enable_start_cpu0 = 0;

239 240 241
	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
242
	 * Check TSC synchronization with the boot CPU:
243 244 245 246
	 */
	check_tsc_sync_target();

	/*
247 248 249 250
	 * Lock vector_lock, set CPU online and bring the vector
	 * allocator online. Online must be set with vector_lock held
	 * to prevent a concurrent irq setup/teardown from seeing a
	 * half valid vector space.
251
	 */
252
	lock_vector_lock();
253
	set_cpu_online(smp_processor_id(), true);
254
	lapic_online();
255
	unlock_vector_lock();
256
	cpu_set_state_online(smp_processor_id());
257
	x86_platform.nmi_init();
258

259 260 261
	/* enable local interrupts */
	local_irq_enable();

262 263
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
264

265
	x86_cpuinit.setup_percpu_clockev();
266 267

	wmb();
268
	cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
269 270
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
/**
 * topology_phys_to_logical_pkg - Map a physical package id to a logical
 *
 * Returns logical package id or -1 if not found
 */
int topology_phys_to_logical_pkg(unsigned int phys_pkg)
{
	int cpu;

	for_each_possible_cpu(cpu) {
		struct cpuinfo_x86 *c = &cpu_data(cpu);

		if (c->initialized && c->phys_proc_id == phys_pkg)
			return c->logical_proc_id;
	}
	return -1;
}
EXPORT_SYMBOL(topology_phys_to_logical_pkg);

290 291 292 293 294 295
/**
 * topology_update_package_map - Update the physical to logical package map
 * @pkg:	The physical package id as retrieved via CPUID
 * @cpu:	The cpu for which this is updated
 */
int topology_update_package_map(unsigned int pkg, unsigned int cpu)
296
{
297
	int new;
298

299 300 301
	/* Already available somewhere? */
	new = topology_phys_to_logical_pkg(pkg);
	if (new >= 0)
302 303
		goto found;

304
	new = logical_packages++;
305 306 307 308
	if (new != pkg) {
		pr_info("CPU %u Converting physical %u to logical package %u\n",
			cpu, pkg, new);
	}
309
found:
310
	cpu_data(cpu).logical_proc_id = new;
311 312 313
	return 0;
}

314 315 316 317 318 319 320
void __init smp_store_boot_cpu_info(void)
{
	int id = 0; /* CPU 0 */
	struct cpuinfo_x86 *c = &cpu_data(id);

	*c = boot_cpu_data;
	c->cpu_index = id;
321
	topology_update_package_map(c->phys_proc_id, id);
322
	c->initialized = true;
323 324
}

325 326 327 328
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */
329
void smp_store_cpu_info(int id)
330 331 332
{
	struct cpuinfo_x86 *c = &cpu_data(id);

333 334 335
	/* Copy boot_cpu_data only on the first bringup */
	if (!c->initialized)
		*c = boot_cpu_data;
336
	c->cpu_index = id;
337 338 339 340 341
	/*
	 * During boot time, CPU0 has this setup already. Save the info when
	 * bringing up AP or offlined CPU0.
	 */
	identify_secondary_cpu(c);
342
	c->initialized = true;
343 344
}

345 346 347 348 349 350 351 352
static bool
topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
}

353
static bool
354
topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
355
{
356 357
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

358
	return !WARN_ONCE(!topology_same_node(c, o),
359 360 361 362 363
		"sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
		"[node: %d != %d]. Ignoring dependency.\n",
		cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
}

364
#define link_mask(mfunc, c1, c2)					\
365
do {									\
366 367
	cpumask_set_cpu((c1), mfunc(c2));				\
	cpumask_set_cpu((c2), mfunc(c1));				\
368 369
} while (0)

370
static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
371
{
372
	if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
373 374 375
		int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

		if (c->phys_proc_id == o->phys_proc_id &&
376 377 378 379 380 381 382 383 384
		    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2)) {
			if (c->cpu_core_id == o->cpu_core_id)
				return topology_sane(c, o, "smt");

			if ((c->cu_id != 0xff) &&
			    (o->cu_id != 0xff) &&
			    (c->cu_id == o->cu_id))
				return topology_sane(c, o, "smt");
		}
385 386 387 388 389 390 391 392 393

	} else if (c->phys_proc_id == o->phys_proc_id &&
		   c->cpu_core_id == o->cpu_core_id) {
		return topology_sane(c, o, "smt");
	}

	return false;
}

394
static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
395 396 397 398 399 400 401 402
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
	    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
		return topology_sane(c, o, "llc");

	return false;
403 404
}

405 406 407 408 409 410
/*
 * Unlike the other levels, we do not enforce keeping a
 * multicore group inside a NUMA node.  If this happens, we will
 * discard the MC level of the topology later.
 */
static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
411
{
412 413
	if (c->phys_proc_id == o->phys_proc_id)
		return true;
414 415
	return false;
}
416

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
#if defined(CONFIG_SCHED_SMT) || defined(CONFIG_SCHED_MC)
static inline int x86_sched_itmt_flags(void)
{
	return sysctl_sched_itmt_enabled ? SD_ASYM_PACKING : 0;
}

#ifdef CONFIG_SCHED_MC
static int x86_core_flags(void)
{
	return cpu_core_flags() | x86_sched_itmt_flags();
}
#endif
#ifdef CONFIG_SCHED_SMT
static int x86_smt_flags(void)
{
	return cpu_smt_flags() | x86_sched_itmt_flags();
}
#endif
#endif

437
static struct sched_domain_topology_level x86_numa_in_package_topology[] = {
438
#ifdef CONFIG_SCHED_SMT
439
	{ cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
440 441
#endif
#ifdef CONFIG_SCHED_MC
442
	{ cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
443 444 445
#endif
	{ NULL, },
};
446 447 448

static struct sched_domain_topology_level x86_topology[] = {
#ifdef CONFIG_SCHED_SMT
449
	{ cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
450 451
#endif
#ifdef CONFIG_SCHED_MC
452
	{ cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
453 454 455 456 457
#endif
	{ cpu_cpu_mask, SD_INIT_NAME(DIE) },
	{ NULL, },
};

458
/*
459 460
 * Set if a package/die has multiple NUMA nodes inside.
 * AMD Magny-Cours and Intel Cluster-on-Die have this.
461
 */
462
static bool x86_has_numa_in_package;
463

464
void set_cpu_sibling_map(int cpu)
465
{
466
	bool has_smt = smp_num_siblings > 1;
467
	bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
468
	struct cpuinfo_x86 *c = &cpu_data(cpu);
469
	struct cpuinfo_x86 *o;
470
	int i, threads;
471

472
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
473

474
	if (!has_mp) {
475
		cpumask_set_cpu(cpu, topology_sibling_cpumask(cpu));
476
		cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
477
		cpumask_set_cpu(cpu, topology_core_cpumask(cpu));
478 479 480 481
		c->booted_cores = 1;
		return;
	}

482
	for_each_cpu(i, cpu_sibling_setup_mask) {
483 484 485
		o = &cpu_data(i);

		if ((i == cpu) || (has_smt && match_smt(c, o)))
486
			link_mask(topology_sibling_cpumask, cpu, i);
487

488
		if ((i == cpu) || (has_mp && match_llc(c, o)))
489
			link_mask(cpu_llc_shared_mask, cpu, i);
490

491 492 493 494
	}

	/*
	 * This needs a separate iteration over the cpus because we rely on all
495
	 * topology_sibling_cpumask links to be set-up.
496 497 498 499
	 */
	for_each_cpu(i, cpu_sibling_setup_mask) {
		o = &cpu_data(i);

500
		if ((i == cpu) || (has_mp && match_die(c, o))) {
501
			link_mask(topology_core_cpumask, cpu, i);
502

503 504 505
			/*
			 *  Does this new cpu bringup a new core?
			 */
506 507
			if (cpumask_weight(
			    topology_sibling_cpumask(cpu)) == 1) {
508 509 510 511
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
512 513
				if (cpumask_first(
				    topology_sibling_cpumask(i)) == i)
514 515 516 517 518 519 520 521 522 523
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
524
		if (match_die(c, o) && !topology_same_node(c, o))
525
			x86_has_numa_in_package = true;
526
	}
527 528 529 530

	threads = cpumask_weight(topology_sibling_cpumask(cpu));
	if (threads > __max_smt_threads)
		__max_smt_threads = threads;
531 532
}

533
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
534
const struct cpumask *cpu_coregroup_mask(int cpu)
535
{
536
	return cpu_llc_shared_mask(cpu);
R
Rusty Russell 已提交
537 538
}

I
Ingo Molnar 已提交
539
static void impress_friends(void)
540 541 542 543 544 545
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
546
	pr_debug("Before bogomips\n");
547
	for_each_possible_cpu(cpu)
548
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
549
			bogosum += cpu_data(cpu).loops_per_jiffy;
550
	pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
551
		num_online_cpus(),
552 553 554
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

555
	pr_debug("Before bogocount - setting activated=1\n");
556 557
}

558
void __inquire_remote_apic(int apicid)
559 560
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
561
	const char * const names[] = { "ID", "VERSION", "SPIV" };
562 563 564
	int timeout;
	u32 status;

565
	pr_info("Inquiring remote APIC 0x%x...\n", apicid);
566 567

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
568
		pr_info("... APIC 0x%x %s: ", apicid, names[i]);
569 570 571 572 573 574

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
575
			pr_cont("a previous APIC delivery may have failed\n");
576

577
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
578 579 580 581 582 583 584 585 586 587

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
588
			pr_cont("%08x\n", status);
589 590
			break;
		default:
591
			pr_cont("failed\n");
592 593 594 595
		}
	}
}

596 597 598 599 600 601 602 603
/*
 * The Multiprocessor Specification 1.4 (1997) example code suggests
 * that there should be a 10ms delay between the BSP asserting INIT
 * and de-asserting INIT, when starting a remote processor.
 * But that slows boot and resume on modern processors, which include
 * many cores and don't require that delay.
 *
 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
604
 * Modern processor families are quirked to remove the delay entirely.
605 606 607
 */
#define UDELAY_10MS_DEFAULT 10000

608
static unsigned int init_udelay = UINT_MAX;
609 610 611 612 613 614 615 616 617

static int __init cpu_init_udelay(char *str)
{
	get_option(&str, &init_udelay);

	return 0;
}
early_param("cpu_init_udelay", cpu_init_udelay);

618 619 620
static void __init smp_quirk_init_udelay(void)
{
	/* if cmdline changed it from default, leave it alone */
621
	if (init_udelay != UINT_MAX)
622 623 624 625
		return;

	/* if modern processor, use no delay */
	if (((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 6)) ||
626
	    ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && (boot_cpu_data.x86 >= 0xF))) {
627
		init_udelay = 0;
628 629
		return;
	}
630 631
	/* else, use legacy delay */
	init_udelay = UDELAY_10MS_DEFAULT;
632 633
}

634 635 636 637 638
/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
639
int
640
wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
641 642 643 644 645 646 647
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
648
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
649

650
	pr_debug("Waiting for send to finish...\n");
651 652 653 654 655 656
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
657
	if (APIC_INTEGRATED(boot_cpu_apic_version)) {
658 659 660 661 662
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
663
	pr_debug("NMI sent\n");
664 665

	if (send_status)
666
		pr_err("APIC never delivered???\n");
667
	if (accept_status)
668
		pr_err("APIC delivery error (%lx)\n", accept_status);
669 670 671 672

	return (send_status | accept_status);
}

673
static int
674
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
675
{
676
	unsigned long send_status = 0, accept_status = 0;
677 678
	int maxlvt, num_starts, j;

679 680
	maxlvt = lapic_get_maxlvt();

681 682 683
	/*
	 * Be paranoid about clearing APIC errors.
	 */
684
	if (APIC_INTEGRATED(boot_cpu_apic_version)) {
685 686
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
687 688 689
		apic_read(APIC_ESR);
	}

690
	pr_debug("Asserting INIT\n");
691 692 693 694 695 696 697

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
698 699
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
700

701
	pr_debug("Waiting for send to finish...\n");
702 703
	send_status = safe_apic_wait_icr_idle();

704
	udelay(init_udelay);
705

706
	pr_debug("Deasserting INIT\n");
707 708 709

	/* Target chip */
	/* Send IPI */
710
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
711

712
	pr_debug("Waiting for send to finish...\n");
713 714 715 716 717 718 719 720 721 722
	send_status = safe_apic_wait_icr_idle();

	mb();

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
723
	if (APIC_INTEGRATED(boot_cpu_apic_version))
724 725 726 727 728 729 730
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Run STARTUP IPI loop.
	 */
731
	pr_debug("#startup loops: %d\n", num_starts);
732 733

	for (j = 1; j <= num_starts; j++) {
734
		pr_debug("Sending STARTUP #%d\n", j);
735 736
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
737
		apic_read(APIC_ESR);
738
		pr_debug("After apic_write\n");
739 740 741 742 743 744 745 746

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
747 748
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
749 750 751 752

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
L
Len Brown 已提交
753 754 755
		if (init_udelay == 0)
			udelay(10);
		else
756
			udelay(300);
757

758
		pr_debug("Startup point 1\n");
759

760
		pr_debug("Waiting for send to finish...\n");
761 762 763 764 765
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
L
Len Brown 已提交
766 767 768
		if (init_udelay == 0)
			udelay(10);
		else
769
			udelay(200);
770

771
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
772 773 774 775 776
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
777
	pr_debug("After Startup\n");
778 779

	if (send_status)
780
		pr_err("APIC never delivered???\n");
781
	if (accept_status)
782
		pr_err("APIC delivery error (%lx)\n", accept_status);
783 784 785 786

	return (send_status | accept_status);
}

787
/* reduce the number of lines printed when booting a large cpu count system */
788
static void announce_cpu(int cpu, int apicid)
789 790
{
	static int current_node = -1;
791
	int node = early_cpu_to_node(cpu);
792
	static int width, node_width;
793 794 795

	if (!width)
		width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
796

797 798 799 800 801 802
	if (!node_width)
		node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */

	if (cpu == 1)
		printk(KERN_INFO "x86: Booting SMP configuration:\n");

803
	if (system_state < SYSTEM_RUNNING) {
804 805
		if (node != current_node) {
			if (current_node > (-1))
806
				pr_cont("\n");
807
			current_node = node;
808 809 810

			printk(KERN_INFO ".... node %*s#%d, CPUs:  ",
			       node_width - num_digits(node), " ", node);
811
		}
812 813 814 815 816 817 818

		/* Add padding for the BSP */
		if (cpu == 1)
			pr_cont("%*s", width + 1, " ");

		pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);

819 820 821 822 823
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
{
	int cpu;

	cpu = smp_processor_id();
	if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
		return NMI_HANDLED;

	return NMI_DONE;
}

/*
 * Wake up AP by INIT, INIT, STARTUP sequence.
 *
 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
 * boot-strap code which is not a desired behavior for waking up BSP. To
 * void the boot-strap code, wake up CPU0 by NMI instead.
 *
 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
 * We'll change this code in the future to wake up hard offlined CPU0 if
 * real platform and request are available.
 */
847
static int
848 849 850 851 852 853
wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
	       int *cpu0_nmi_registered)
{
	int id;
	int boot_error;

854 855
	preempt_disable();

856 857 858
	/*
	 * Wake up AP by INIT, INIT, STARTUP sequence.
	 */
859 860 861 862
	if (cpu) {
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
		goto out;
	}
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

	/*
	 * Wake up BSP by nmi.
	 *
	 * Register a NMI handler to help wake up CPU0.
	 */
	boot_error = register_nmi_handler(NMI_LOCAL,
					  wakeup_cpu0_nmi, 0, "wake_cpu0");

	if (!boot_error) {
		enable_start_cpu0 = 1;
		*cpu0_nmi_registered = 1;
		if (apic->dest_logical == APIC_DEST_LOGICAL)
			id = cpu0_logical_apicid;
		else
			id = apicid;
		boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
	}
881 882 883

out:
	preempt_enable();
884 885 886 887

	return boot_error;
}

888 889 890 891 892 893 894 895 896 897
void common_cpu_up(unsigned int cpu, struct task_struct *idle)
{
	/* Just in case we booted with a single CPU. */
	alternatives_enable_smp();

	per_cpu(current_task, cpu) = idle;

#ifdef CONFIG_X86_32
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
898
	per_cpu(cpu_current_top_of_stack, cpu) = task_top_of_stack(idle);
899 900 901 902 903
#else
	initial_gs = per_cpu_offset(cpu);
#endif
}

904 905 906
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
907 908
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
909
 */
910 911
static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle,
		       int *cpu0_nmi_registered)
912
{
913
	volatile u32 *trampoline_status =
914
		(volatile u32 *) __va(real_mode_header->trampoline_status);
915
	/* start_ip had better be page-aligned! */
916
	unsigned long start_ip = real_mode_header->trampoline_start;
917

918
	unsigned long boot_error = 0;
919
	unsigned long timeout;
920

921
	idle->thread.sp = (unsigned long)task_pt_regs(idle);
922
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_rw(cpu);
923
	initial_code = (unsigned long)start_secondary;
924
	initial_stack  = idle->thread.sp;
925

926
	/* Enable the espfix hack for this CPU */
927 928
	init_espfix_ap(cpu);

929 930
	/* So we see what's up */
	announce_cpu(cpu, apicid);
931 932 933 934 935 936

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

937
	if (x86_platform.legacy.warm_reset) {
938

939
		pr_debug("Setting warm reset code and vector.\n");
940

J
Jack Steiner 已提交
941 942 943
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
944
		*/
945
		if (APIC_INTEGRATED(boot_cpu_apic_version)) {
946 947 948
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
949
	}
950

951 952 953 954 955 956 957 958 959
	/*
	 * AP might wait on cpu_callout_mask in cpu_init() with
	 * cpu_initialized_mask set if previous attempt to online
	 * it timed-out. Clear cpu_initialized_mask so that after
	 * INIT/SIPI it could start with a clean state.
	 */
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
	smp_mb();

960
	/*
961 962 963 964
	 * Wake up a CPU in difference cases:
	 * - Use the method in the APIC driver if it's defined
	 * Otherwise,
	 * - Use an INIT boot APIC message for APs or NMI for BSP.
965
	 */
966 967 968
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
969
		boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
970
						     cpu0_nmi_registered);
971 972 973

	if (!boot_error) {
		/*
974
		 * Wait 10s total for first sign of life from AP
975
		 */
976 977 978 979 980 981 982 983 984 985 986 987 988 989
		boot_error = -1;
		timeout = jiffies + 10*HZ;
		while (time_before(jiffies, timeout)) {
			if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
				/*
				 * Tell AP to proceed with initialization
				 */
				cpumask_set_cpu(cpu, cpu_callout_mask);
				boot_error = 0;
				break;
			}
			schedule();
		}
	}
990

991
	if (!boot_error) {
992
		/*
993
		 * Wait till AP completes initial initialization
994
		 */
995
		while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
996 997 998 999 1000 1001 1002
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
			schedule();
1003 1004 1005 1006
		}
	}

	/* mark "stuck" area as not stuck */
1007
	*trampoline_status = 0;
1008

1009
	if (x86_platform.legacy.warm_reset) {
1010 1011 1012 1013 1014
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
1015

1016 1017 1018
	return boot_error;
}

1019
int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
1020
{
1021
	int apicid = apic->cpu_present_to_apicid(cpu);
1022
	int cpu0_nmi_registered = 0;
1023
	unsigned long flags;
1024
	int err, ret = 0;
1025

1026
	lockdep_assert_irqs_enabled();
1027

1028
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
1029

1030
	if (apicid == BAD_APICID ||
1031
	    !physid_isset(apicid, phys_cpu_present_map) ||
1032
	    !apic->apic_id_valid(apicid)) {
1033
		pr_err("%s: bad cpu %d\n", __func__, cpu);
1034 1035 1036 1037 1038 1039
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
1040
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
1041
		pr_debug("do_boot_cpu %d Already started\n", cpu);
1042 1043 1044 1045 1046 1047 1048 1049 1050
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

1051 1052 1053 1054
	/* x86 CPUs take themselves offline, so delayed offline is OK. */
	err = cpu_check_up_prepare(cpu);
	if (err && err != -EBUSY)
		return err;
1055

1056
	/* the FPU context is blank, nobody can own it */
1057
	per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
1058

1059 1060
	common_cpu_up(cpu, tidle);

1061
	err = do_boot_cpu(apicid, cpu, tidle, &cpu0_nmi_registered);
1062
	if (err) {
1063
		pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
1064 1065
		ret = -EIO;
		goto unreg_nmi;
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

1076
	while (!cpu_online(cpu)) {
1077 1078 1079 1080
		cpu_relax();
		touch_nmi_watchdog();
	}

1081 1082 1083 1084 1085 1086 1087 1088 1089
unreg_nmi:
	/*
	 * Clean up the nmi handler. Do this after the callin and callout sync
	 * to avoid impact of possible long unregister time.
	 */
	if (cpu0_nmi_registered)
		unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");

	return ret;
1090 1091
}

1092 1093 1094 1095 1096 1097 1098 1099
/**
 * arch_disable_smp_support() - disables SMP support for x86 at runtime
 */
void arch_disable_smp_support(void)
{
	disable_ioapic_support();
}

1100 1101 1102 1103 1104 1105 1106
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
1107 1108
	pr_info("SMP disabled\n");

1109 1110
	disable_ioapic_support();

1111 1112
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
1113

1114
	if (smp_found_config)
1115
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1116
	else
1117
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
1118 1119
	cpumask_set_cpu(0, topology_sibling_cpumask(0));
	cpumask_set_cpu(0, topology_core_cpumask(0));
1120 1121 1122 1123 1124
}

/*
 * Various sanity checks.
 */
1125
static void __init smp_sanity_check(void)
1126
{
J
Jack Steiner 已提交
1127
	preempt_disable();
1128

1129
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
1130 1131 1132 1133
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

1134 1135
		pr_warn("More than 8 CPUs detected - skipping them\n"
			"Use CONFIG_X86_BIGSMP\n");
1136 1137 1138 1139

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
1140
				set_cpu_present(cpu, false);
1141 1142 1143 1144 1145 1146
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
1147
				set_cpu_possible(cpu, false);
1148 1149 1150 1151 1152 1153 1154
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

1155
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1156
		pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
M
Michael Tokarev 已提交
1157 1158
			hard_smp_processor_id());

1159 1160 1161 1162 1163 1164 1165
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
1166
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1167 1168
		pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
			  boot_cpu_physical_apicid);
1169 1170
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
1171
	preempt_enable();
1172 1173 1174 1175 1176 1177 1178
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

1179
	for_each_possible_cpu(i) {
1180 1181
		c = &cpu_data(i);
		/* mark all to hotplug */
1182
		c->cpu_index = nr_cpu_ids;
1183 1184 1185
	}
}

1186 1187 1188 1189 1190 1191 1192 1193
static void __init smp_get_logical_apicid(void)
{
	if (x2apic_mode)
		cpu0_logical_apicid = apic_read(APIC_LDR);
	else
		cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
}

1194
/*
1195 1196 1197
 * Prepare for SMP bootup.
 * @max_cpus: configured maximum number of CPUs, It is a legacy parameter
 *            for common interface support.
1198 1199 1200
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
1201 1202
	unsigned int i;

1203
	smp_cpu_index_default();
1204

1205 1206 1207
	/*
	 * Setup boot CPU information
	 */
1208
	smp_store_boot_cpu_info(); /* Final full version of the data */
1209 1210
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
	mb();
1211

1212
	for_each_possible_cpu(i) {
1213 1214
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1215
		zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1216
	}
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226

	/*
	 * Set 'default' x86 topology, this matches default_topology() in that
	 * it has NUMA nodes as a topology level. See also
	 * native_smp_cpus_done().
	 *
	 * Must be done before set_cpus_sibling_map() is ran.
	 */
	set_sched_topology(x86_topology);

1227 1228
	set_cpu_sibling_map(0);

1229 1230 1231 1232 1233
	smp_sanity_check();

	switch (apic_intr_mode) {
	case APIC_PIC:
	case APIC_VIRTUAL_WIRE_NO_CONFIG:
1234 1235
		disable_smp();
		return;
1236
	case APIC_SYMMETRIC_IO_NO_ROUTING:
1237
		disable_smp();
1238 1239
		/* Setup local timer */
		x86_init.timers.setup_percpu_clockev();
1240
		return;
1241 1242
	case APIC_VIRTUAL_WIRE:
	case APIC_SYMMETRIC_IO:
1243
		break;
1244 1245
	}

1246 1247
	/* Setup local timer */
	x86_init.timers.setup_percpu_clockev();
1248

1249
	smp_get_logical_apicid();
1250

1251
	pr_info("CPU0: ");
1252
	print_cpu_info(&cpu_data(0));
1253

1254 1255
	native_pv_lock_init();

1256
	uv_system_init();
1257 1258

	set_mtrr_aps_delayed_init();
1259 1260

	smp_quirk_init_udelay();
1261
}
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272

void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1273 1274 1275 1276 1277 1278
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1279
	switch_to_new_gdt(me);
1280 1281
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1282
	cpu_set_state_online(me);
1283 1284
}

1285 1286
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1287 1288
	int ncpus;

1289
	pr_debug("Boot done\n");
1290 1291 1292 1293
	/*
	 * Today neither Intel nor AMD support heterogenous systems so
	 * extrapolate the boot cpu's data to all packages.
	 */
1294
	ncpus = cpu_data(0).booted_cores * topology_max_smt_threads();
1295 1296
	__max_logical_packages = DIV_ROUND_UP(nr_cpu_ids, ncpus);
	pr_info("Max logical packages: %u\n", __max_logical_packages);
1297

1298 1299 1300
	if (x86_has_numa_in_package)
		set_sched_topology(x86_numa_in_package_topology);

D
Don Zickus 已提交
1301
	nmi_selftest();
1302
	impress_friends();
1303
	mtrr_aps_init();
1304 1305
}

1306 1307 1308 1309 1310 1311 1312 1313 1314
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1315
/*
1316
 * cpu_possible_mask should be static, it cannot change as cpu's
1317 1318 1319
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1320
 * cpu_present_mask on the other hand can change dynamically.
1321 1322 1323 1324 1325 1326
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1327
 * - The user can overwrite it with possible_cpus=NUM
1328 1329 1330 1331 1332 1333
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1334
	int i, possible;
1335

1336 1337
	/* No boot processor was found in mptable or ACPI MADT */
	if (!num_processors) {
1338 1339 1340
		if (boot_cpu_has(X86_FEATURE_APIC)) {
			int apicid = boot_cpu_physical_apicid;
			int cpu = hard_smp_processor_id();
1341

1342
			pr_warn("Boot CPU (id %d) not listed by BIOS\n", cpu);
1343

1344 1345 1346 1347 1348
			/* Make sure boot cpu is enumerated */
			if (apic->cpu_present_to_apicid(0) == BAD_APICID &&
			    apic->apic_id_valid(apicid))
				generic_processor_info(apicid, boot_cpu_apic_version);
		}
1349 1350 1351 1352

		if (!num_processors)
			num_processors = 1;
	}
1353

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1365 1366
		possible = setup_possible_cpus;

1367 1368
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1369 1370
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1371
		pr_warn("%d Processors exceeds NR_CPUS limit of %u\n",
1372 1373
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1374
	}
1375

1376 1377 1378 1379
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
1380
		pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1381 1382 1383 1384
			possible, setup_max_cpus);
		possible = i;
	}

1385 1386
	nr_cpu_ids = possible;

1387
	pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1388 1389
		possible, max_t(int, possible - num_processors, 0));

1390 1391
	reset_cpu_possible_mask();

1392
	for (i = 0; i < possible; i++)
1393
		set_cpu_possible(i, true);
1394
}
1395

1396 1397
#ifdef CONFIG_HOTPLUG_CPU

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
/* Recompute SMT state for all CPUs on offline */
static void recompute_smt_state(void)
{
	int max_threads, cpu;

	max_threads = 0;
	for_each_online_cpu (cpu) {
		int threads = cpumask_weight(topology_sibling_cpumask(cpu));

		if (threads > max_threads)
			max_threads = threads;
	}
	__max_smt_threads = max_threads;
}

1413 1414 1415 1416 1417
static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1418 1419
	for_each_cpu(sibling, topology_core_cpumask(cpu)) {
		cpumask_clear_cpu(cpu, topology_core_cpumask(sibling));
1420 1421 1422
		/*/
		 * last thread sibling in this cpu core going down
		 */
1423
		if (cpumask_weight(topology_sibling_cpumask(cpu)) == 1)
1424 1425 1426
			cpu_data(sibling).booted_cores--;
	}

1427 1428
	for_each_cpu(sibling, topology_sibling_cpumask(cpu))
		cpumask_clear_cpu(cpu, topology_sibling_cpumask(sibling));
1429 1430 1431
	for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
	cpumask_clear(cpu_llc_shared_mask(cpu));
1432 1433
	cpumask_clear(topology_sibling_cpumask(cpu));
	cpumask_clear(topology_core_cpumask(cpu));
1434 1435
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1436
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1437
	recompute_smt_state();
1438 1439
}

1440
static void remove_cpu_from_maps(int cpu)
1441
{
1442 1443 1444
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1445
	/* was set by cpu_init() */
1446
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1447
	numa_remove_cpu(cpu);
1448 1449
}

1450
void cpu_disable_common(void)
1451 1452 1453 1454 1455 1456
{
	int cpu = smp_processor_id();

	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1457
	lock_vector_lock();
1458
	remove_cpu_from_maps(cpu);
1459
	unlock_vector_lock();
1460
	fixup_irqs();
1461
	lapic_offline();
1462 1463 1464 1465
}

int native_cpu_disable(void)
{
1466 1467
	int ret;

1468
	ret = lapic_can_unplug_cpu();
1469 1470 1471
	if (ret)
		return ret;

1472 1473
	clear_local_APIC();
	cpu_disable_common();
1474

1475 1476 1477
	return 0;
}

1478
int common_cpu_die(unsigned int cpu)
1479
{
1480
	int ret = 0;
1481

1482
	/* We don't do anything here: idle task is faking death itself. */
1483

1484
	/* They ack this in play_dead() by setting CPU_DEAD */
1485
	if (cpu_wait_death(cpu, 5)) {
1486 1487 1488 1489
		if (system_state == SYSTEM_RUNNING)
			pr_info("CPU %u is now offline\n", cpu);
	} else {
		pr_err("CPU %u didn't die...\n", cpu);
1490
		ret = -1;
1491
	}
1492 1493 1494 1495 1496 1497 1498

	return ret;
}

void native_cpu_die(unsigned int cpu)
{
	common_cpu_die(cpu);
1499
}
1500 1501 1502 1503 1504 1505

void play_dead_common(void)
{
	idle_task_exit();

	/* Ack it */
1506
	(void)cpu_report_death();
1507 1508 1509 1510 1511 1512 1513

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

1514 1515 1516 1517 1518 1519 1520 1521
static bool wakeup_cpu0(void)
{
	if (smp_processor_id() == 0 && enable_start_cpu0)
		return true;

	return false;
}

1522 1523 1524 1525 1526 1527 1528 1529 1530
/*
 * We need to flush the caches before going to sleep, lest we have
 * dirty data in our caches when we come back up.
 */
static inline void mwait_play_dead(void)
{
	unsigned int eax, ebx, ecx, edx;
	unsigned int highest_cstate = 0;
	unsigned int highest_subcstate = 0;
1531
	void *mwait_ptr;
1532
	int i;
1533

1534
	if (!this_cpu_has(X86_FEATURE_MWAIT))
1535
		return;
1536
	if (!this_cpu_has(X86_FEATURE_CLFLUSH))
1537
		return;
1538
	if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
		return;

	eax = CPUID_MWAIT_LEAF;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	/*
	 * eax will be 0 if EDX enumeration is not valid.
	 * Initialized below to cstate, sub_cstate value when EDX is valid.
	 */
	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
		eax = 0;
	} else {
		edx >>= MWAIT_SUBSTATE_SIZE;
		for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
			if (edx & MWAIT_SUBSTATE_MASK) {
				highest_cstate = i;
				highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
			}
		}
		eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
			(highest_subcstate - 1);
	}

1563 1564 1565 1566 1567 1568 1569
	/*
	 * This should be a memory location in a cache line which is
	 * unlikely to be touched by other processors.  The actual
	 * content is immaterial as it is not actually modified in any way.
	 */
	mwait_ptr = &current_thread_info()->flags;

1570 1571
	wbinvd();

1572
	while (1) {
1573 1574 1575 1576 1577 1578 1579
		/*
		 * The CLFLUSH is a workaround for erratum AAI65 for
		 * the Xeon 7400 series.  It's not clear it is actually
		 * needed, but it should be harmless in either case.
		 * The WBINVD is insufficient due to the spurious-wakeup
		 * case where we return around the loop.
		 */
1580
		mb();
1581
		clflush(mwait_ptr);
1582
		mb();
1583
		__monitor(mwait_ptr, 0, 0);
1584 1585
		mb();
		__mwait(eax, 0);
1586 1587 1588 1589 1590
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1591 1592 1593
	}
}

1594
void hlt_play_dead(void)
1595
{
1596
	if (__this_cpu_read(cpu_info.x86) >= 4)
1597 1598
		wbinvd();

1599 1600
	while (1) {
		native_halt();
1601 1602 1603 1604 1605
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1606 1607 1608
	}
}

1609 1610 1611
void native_play_dead(void)
{
	play_dead_common();
1612
	tboot_shutdown(TB_SHUTDOWN_WFS);
1613 1614

	mwait_play_dead();	/* Only returns on failure */
1615 1616
	if (cpuidle_play_dead())
		hlt_play_dead();
1617 1618
}

1619
#else /* ... !CONFIG_HOTPLUG_CPU */
1620
int native_cpu_disable(void)
1621 1622 1623 1624
{
	return -ENOSYS;
}

1625
void native_cpu_die(unsigned int cpu)
1626 1627 1628 1629
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1630 1631 1632 1633 1634 1635

void native_play_dead(void)
{
	BUG();
}

1636
#endif