spear320.c 12.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * arch/arm/mach-spear3xx/spear320.c
 *
 * SPEAr320 machine source file
 *
 * Copyright (C) 2009 ST Microelectronics
 * Viresh Kumar<viresh.kumar@st.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2. This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#include <linux/ptrace.h>
#include <asm/irq.h>
16
#include <plat/shirq.h>
17
#include <mach/generic.h>
18
#include <mach/hardware.h>
19

20 21 22 23 24 25 26 27 28 29 30 31
/* pad multiplexing support */
/* muxing registers */
#define PAD_MUX_CONFIG_REG	0x0C
#define MODE_CONFIG_REG		0x10

/* modes */
#define AUTO_NET_SMII_MODE	(1 << 0)
#define AUTO_NET_MII_MODE	(1 << 1)
#define AUTO_EXP_MODE		(1 << 2)
#define SMALL_PRINTERS_MODE	(1 << 3)
#define ALL_MODES		0xF

32
struct pmx_mode spear320_auto_net_smii_mode = {
33 34 35 36 37
	.id = AUTO_NET_SMII_MODE,
	.name = "Automation Networking SMII Mode",
	.mask = 0x00,
};

38
struct pmx_mode spear320_auto_net_mii_mode = {
39 40 41 42 43
	.id = AUTO_NET_MII_MODE,
	.name = "Automation Networking MII Mode",
	.mask = 0x01,
};

44
struct pmx_mode spear320_auto_exp_mode = {
45 46 47 48 49
	.id = AUTO_EXP_MODE,
	.name = "Automation Expanded Mode",
	.mask = 0x02,
};

50
struct pmx_mode spear320_small_printers_mode = {
51 52 53 54 55 56
	.id = SMALL_PRINTERS_MODE,
	.name = "Small Printers Mode",
	.mask = 0x03,
};

/* devices */
57
static struct pmx_dev_mode pmx_clcd_modes[] = {
58 59 60 61 62 63
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = 0x0,
	},
};

64
struct pmx_dev spear320_pmx_clcd = {
65 66 67 68 69 70
	.name = "clcd",
	.modes = pmx_clcd_modes,
	.mode_count = ARRAY_SIZE(pmx_clcd_modes),
	.enb_on_reset = 1,
};

71
static struct pmx_dev_mode pmx_emi_modes[] = {
72 73 74 75 76 77
	{
		.ids = AUTO_EXP_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
	},
};

78
struct pmx_dev spear320_pmx_emi = {
79 80 81 82 83 84
	.name = "emi",
	.modes = pmx_emi_modes,
	.mode_count = ARRAY_SIZE(pmx_emi_modes),
	.enb_on_reset = 1,
};

85
static struct pmx_dev_mode pmx_fsmc_modes[] = {
86 87 88 89 90 91
	{
		.ids = ALL_MODES,
		.mask = 0x0,
	},
};

92
struct pmx_dev spear320_pmx_fsmc = {
93 94 95 96 97 98
	.name = "fsmc",
	.modes = pmx_fsmc_modes,
	.mode_count = ARRAY_SIZE(pmx_fsmc_modes),
	.enb_on_reset = 1,
};

99
static struct pmx_dev_mode pmx_spp_modes[] = {
100 101 102 103 104 105
	{
		.ids = SMALL_PRINTERS_MODE,
		.mask = 0x0,
	},
};

106
struct pmx_dev spear320_pmx_spp = {
107 108 109 110 111 112
	.name = "spp",
	.modes = pmx_spp_modes,
	.mode_count = ARRAY_SIZE(pmx_spp_modes),
	.enb_on_reset = 1,
};

113
static struct pmx_dev_mode pmx_sdhci_modes[] = {
114 115 116 117 118 119 120
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE |
			SMALL_PRINTERS_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
	},
};

121
struct pmx_dev spear320_pmx_sdhci = {
122 123 124
	.name = "sdhci",
	.modes = pmx_sdhci_modes,
	.mode_count = ARRAY_SIZE(pmx_sdhci_modes),
125 126 127
	.enb_on_reset = 1,
};

128
static struct pmx_dev_mode pmx_i2s_modes[] = {
129 130 131 132 133 134
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	},
};

135
struct pmx_dev spear320_pmx_i2s = {
136 137 138 139 140 141
	.name = "i2s",
	.modes = pmx_i2s_modes,
	.mode_count = ARRAY_SIZE(pmx_i2s_modes),
	.enb_on_reset = 1,
};

142
static struct pmx_dev_mode pmx_uart1_modes[] = {
143 144 145 146 147 148
	{
		.ids = ALL_MODES,
		.mask = PMX_GPIO_PIN0_MASK | PMX_GPIO_PIN1_MASK,
	},
};

149
struct pmx_dev spear320_pmx_uart1 = {
150 151 152 153 154 155
	.name = "uart1",
	.modes = pmx_uart1_modes,
	.mode_count = ARRAY_SIZE(pmx_uart1_modes),
	.enb_on_reset = 1,
};

156
static struct pmx_dev_mode pmx_uart1_modem_modes[] = {
157 158 159 160 161 162 163 164 165 166 167
	{
		.ids = AUTO_EXP_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK |
			PMX_SSP_CS_MASK,
	}, {
		.ids = SMALL_PRINTERS_MODE,
		.mask = PMX_GPIO_PIN3_MASK | PMX_GPIO_PIN4_MASK |
			PMX_GPIO_PIN5_MASK | PMX_SSP_CS_MASK,
	},
};

168
struct pmx_dev spear320_pmx_uart1_modem = {
169 170 171 172 173 174
	.name = "uart1_modem",
	.modes = pmx_uart1_modem_modes,
	.mode_count = ARRAY_SIZE(pmx_uart1_modem_modes),
	.enb_on_reset = 1,
};

175
static struct pmx_dev_mode pmx_uart2_modes[] = {
176 177 178 179 180 181
	{
		.ids = ALL_MODES,
		.mask = PMX_FIRDA_MASK,
	},
};

182
struct pmx_dev spear320_pmx_uart2 = {
183 184 185 186 187 188
	.name = "uart2",
	.modes = pmx_uart2_modes,
	.mode_count = ARRAY_SIZE(pmx_uart2_modes),
	.enb_on_reset = 1,
};

189
static struct pmx_dev_mode pmx_touchscreen_modes[] = {
190 191 192 193 194 195
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = PMX_SSP_CS_MASK,
	},
};

196
struct pmx_dev spear320_pmx_touchscreen = {
197 198 199 200 201 202
	.name = "touchscreen",
	.modes = pmx_touchscreen_modes,
	.mode_count = ARRAY_SIZE(pmx_touchscreen_modes),
	.enb_on_reset = 1,
};

203
static struct pmx_dev_mode pmx_can_modes[] = {
204 205 206 207 208 209 210
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE,
		.mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK |
			PMX_GPIO_PIN4_MASK | PMX_GPIO_PIN5_MASK,
	},
};

211
struct pmx_dev spear320_pmx_can = {
212 213 214 215 216 217
	.name = "can",
	.modes = pmx_can_modes,
	.mode_count = ARRAY_SIZE(pmx_can_modes),
	.enb_on_reset = 1,
};

218
static struct pmx_dev_mode pmx_sdhci_led_modes[] = {
219 220 221 222 223 224
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_SSP_CS_MASK,
	},
};

225
struct pmx_dev spear320_pmx_sdhci_led = {
226 227 228
	.name = "sdhci_led",
	.modes = pmx_sdhci_led_modes,
	.mode_count = ARRAY_SIZE(pmx_sdhci_led_modes),
229 230 231
	.enb_on_reset = 1,
};

232
static struct pmx_dev_mode pmx_pwm0_modes[] = {
233 234 235 236 237 238 239 240 241
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

242
struct pmx_dev spear320_pmx_pwm0 = {
243 244 245 246 247 248
	.name = "pwm0",
	.modes = pmx_pwm0_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm0_modes),
	.enb_on_reset = 1,
};

249
static struct pmx_dev_mode pmx_pwm1_modes[] = {
250 251 252 253 254 255 256 257 258
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

259
struct pmx_dev spear320_pmx_pwm1 = {
260 261 262 263 264 265
	.name = "pwm1",
	.modes = pmx_pwm1_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm1_modes),
	.enb_on_reset = 1,
};

266
static struct pmx_dev_mode pmx_pwm2_modes[] = {
267 268 269 270 271 272 273 274 275
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_SSP_CS_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

276
struct pmx_dev spear320_pmx_pwm2 = {
277 278 279 280 281 282
	.name = "pwm2",
	.modes = pmx_pwm2_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm2_modes),
	.enb_on_reset = 1,
};

283
static struct pmx_dev_mode pmx_pwm3_modes[] = {
284 285 286 287 288 289
	{
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

290
struct pmx_dev spear320_pmx_pwm3 = {
291 292 293 294 295 296
	.name = "pwm3",
	.modes = pmx_pwm3_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm3_modes),
	.enb_on_reset = 1,
};

297
static struct pmx_dev_mode pmx_ssp1_modes[] = {
298 299 300 301 302 303
	{
		.ids = SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

304
struct pmx_dev spear320_pmx_ssp1 = {
305 306 307 308 309 310
	.name = "ssp1",
	.modes = pmx_ssp1_modes,
	.mode_count = ARRAY_SIZE(pmx_ssp1_modes),
	.enb_on_reset = 1,
};

311
static struct pmx_dev_mode pmx_ssp2_modes[] = {
312 313 314 315 316 317
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

318
struct pmx_dev spear320_pmx_ssp2 = {
319 320 321 322 323 324
	.name = "ssp2",
	.modes = pmx_ssp2_modes,
	.mode_count = ARRAY_SIZE(pmx_ssp2_modes),
	.enb_on_reset = 1,
};

325
static struct pmx_dev_mode pmx_mii1_modes[] = {
326 327 328 329 330 331
	{
		.ids = AUTO_NET_MII_MODE,
		.mask = 0x0,
	},
};

332
struct pmx_dev spear320_pmx_mii1 = {
333 334 335 336 337 338
	.name = "mii1",
	.modes = pmx_mii1_modes,
	.mode_count = ARRAY_SIZE(pmx_mii1_modes),
	.enb_on_reset = 1,
};

339
static struct pmx_dev_mode pmx_smii0_modes[] = {
340 341 342 343 344 345
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

346
struct pmx_dev spear320_pmx_smii0 = {
347 348 349 350 351 352
	.name = "smii0",
	.modes = pmx_smii0_modes,
	.mode_count = ARRAY_SIZE(pmx_smii0_modes),
	.enb_on_reset = 1,
};

353
static struct pmx_dev_mode pmx_smii1_modes[] = {
354 355 356 357 358 359
	{
		.ids = AUTO_NET_SMII_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

360
struct pmx_dev spear320_pmx_smii1 = {
361 362 363 364 365 366
	.name = "smii1",
	.modes = pmx_smii1_modes,
	.mode_count = ARRAY_SIZE(pmx_smii1_modes),
	.enb_on_reset = 1,
};

367
static struct pmx_dev_mode pmx_i2c1_modes[] = {
368 369 370 371 372 373
	{
		.ids = AUTO_EXP_MODE,
		.mask = 0x0,
	},
};

374
struct pmx_dev spear320_pmx_i2c1 = {
375 376 377 378 379 380 381
	.name = "i2c1",
	.modes = pmx_i2c1_modes,
	.mode_count = ARRAY_SIZE(pmx_i2c1_modes),
	.enb_on_reset = 1,
};

/* pmx driver structure */
382
static struct pmx_driver pmx_driver = {
383 384 385 386
	.mode_reg = {.offset = MODE_CONFIG_REG, .mask = 0x00000007},
	.mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
};

387
/* spear3xx shared irq */
388
static struct shirq_dev_config shirq_ras1_config[] = {
389
	{
390 391 392
		.virq = SPEAR320_VIRQ_EMI,
		.status_mask = SPEAR320_EMI_IRQ_MASK,
		.clear_mask = SPEAR320_EMI_IRQ_MASK,
393
	}, {
394 395 396
		.virq = SPEAR320_VIRQ_CLCD,
		.status_mask = SPEAR320_CLCD_IRQ_MASK,
		.clear_mask = SPEAR320_CLCD_IRQ_MASK,
397
	}, {
398 399 400
		.virq = SPEAR320_VIRQ_SPP,
		.status_mask = SPEAR320_SPP_IRQ_MASK,
		.clear_mask = SPEAR320_SPP_IRQ_MASK,
401 402 403
	},
};

404
static struct spear_shirq shirq_ras1 = {
405
	.irq = SPEAR3XX_IRQ_GEN_RAS_1,
406 407 408 409
	.dev_config = shirq_ras1_config,
	.dev_count = ARRAY_SIZE(shirq_ras1_config),
	.regs = {
		.enb_reg = -1,
410 411 412
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
413 414 415 416
		.reset_to_clear = 1,
	},
};

417
static struct shirq_dev_config shirq_ras3_config[] = {
418
	{
419 420 421 422
		.virq = SPEAR320_VIRQ_PLGPIO,
		.enb_mask = SPEAR320_GPIO_IRQ_MASK,
		.status_mask = SPEAR320_GPIO_IRQ_MASK,
		.clear_mask = SPEAR320_GPIO_IRQ_MASK,
423
	}, {
424 425 426 427
		.virq = SPEAR320_VIRQ_I2S_PLAY,
		.enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
		.status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
		.clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
428
	}, {
429 430 431 432
		.virq = SPEAR320_VIRQ_I2S_REC,
		.enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
		.status_mask = SPEAR320_I2S_REC_IRQ_MASK,
		.clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
433 434 435
	},
};

436
static struct spear_shirq shirq_ras3 = {
437
	.irq = SPEAR3XX_IRQ_GEN_RAS_3,
438 439 440
	.dev_config = shirq_ras3_config,
	.dev_count = ARRAY_SIZE(shirq_ras3_config),
	.regs = {
441
		.enb_reg = SPEAR320_INT_ENB_MASK_REG,
442
		.reset_to_enb = 1,
443 444 445
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
446 447 448 449
		.reset_to_clear = 1,
	},
};

450
static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
451
	{
452 453 454
		.virq = SPEAR320_VIRQ_CANU,
		.status_mask = SPEAR320_CAN_U_IRQ_MASK,
		.clear_mask = SPEAR320_CAN_U_IRQ_MASK,
455
	}, {
456 457 458
		.virq = SPEAR320_VIRQ_CANL,
		.status_mask = SPEAR320_CAN_L_IRQ_MASK,
		.clear_mask = SPEAR320_CAN_L_IRQ_MASK,
459
	}, {
460 461 462
		.virq = SPEAR320_VIRQ_UART1,
		.status_mask = SPEAR320_UART1_IRQ_MASK,
		.clear_mask = SPEAR320_UART1_IRQ_MASK,
463
	}, {
464 465 466
		.virq = SPEAR320_VIRQ_UART2,
		.status_mask = SPEAR320_UART2_IRQ_MASK,
		.clear_mask = SPEAR320_UART2_IRQ_MASK,
467
	}, {
468 469 470
		.virq = SPEAR320_VIRQ_SSP1,
		.status_mask = SPEAR320_SSP1_IRQ_MASK,
		.clear_mask = SPEAR320_SSP1_IRQ_MASK,
471
	}, {
472 473 474
		.virq = SPEAR320_VIRQ_SSP2,
		.status_mask = SPEAR320_SSP2_IRQ_MASK,
		.clear_mask = SPEAR320_SSP2_IRQ_MASK,
475
	}, {
476 477 478
		.virq = SPEAR320_VIRQ_SMII0,
		.status_mask = SPEAR320_SMII0_IRQ_MASK,
		.clear_mask = SPEAR320_SMII0_IRQ_MASK,
479
	}, {
480 481 482
		.virq = SPEAR320_VIRQ_MII1_SMII1,
		.status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
		.clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
483
	}, {
484 485 486
		.virq = SPEAR320_VIRQ_WAKEUP_SMII0,
		.status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
		.clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
487
	}, {
488 489 490
		.virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
		.status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
		.clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
491
	}, {
492 493 494
		.virq = SPEAR320_VIRQ_I2C1,
		.status_mask = SPEAR320_I2C1_IRQ_MASK,
		.clear_mask = SPEAR320_I2C1_IRQ_MASK,
495 496 497
	},
};

498
static struct spear_shirq shirq_intrcomm_ras = {
499
	.irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
500 501 502 503
	.dev_config = shirq_intrcomm_ras_config,
	.dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
	.regs = {
		.enb_reg = -1,
504 505 506
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
507 508 509 510
		.reset_to_clear = 1,
	},
};

511 512
/* Add spear320 specific devices here */

513
/* spear320 routines */
514 515
void __init spear320_init(struct pmx_mode *pmx_mode, struct pmx_dev **pmx_devs,
		u8 pmx_dev_count)
516
{
517 518 519
	void __iomem *base;
	int ret = 0;

520 521
	/* call spear3xx family common init function */
	spear3xx_init();
522

523
	/* shared irq registration */
524
	base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
	if (base) {
		/* shirq 1 */
		shirq_ras1.regs.base = base;
		ret = spear_shirq_register(&shirq_ras1);
		if (ret)
			printk(KERN_ERR "Error registering Shared IRQ 1\n");

		/* shirq 3 */
		shirq_ras3.regs.base = base;
		ret = spear_shirq_register(&shirq_ras3);
		if (ret)
			printk(KERN_ERR "Error registering Shared IRQ 3\n");

		/* shirq 4 */
		shirq_intrcomm_ras.regs.base = base;
		ret = spear_shirq_register(&shirq_intrcomm_ras);
		if (ret)
			printk(KERN_ERR "Error registering Shared IRQ 4\n");
	}
544

545 546
	/* pmx initialization */
	pmx_driver.base = base;
547 548 549 550
	pmx_driver.mode = pmx_mode;
	pmx_driver.devs = pmx_devs;
	pmx_driver.devs_count = pmx_dev_count;

551 552 553 554
	ret = pmx_register(&pmx_driver);
	if (ret)
		printk(KERN_ERR "padmux: registeration failed. err no: %d\n",
				ret);
555
}