intel_fbc.c 32.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return dev_priv->fbc.activate != NULL;
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63 64 65 66 67 68 69 70 71
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

72 73 74 75 76
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
77
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
78 79 80 81
					    int *width, int *height)
{
	int w, h;

82 83 84
	if (intel_rotation_90_or_270(cache->plane.rotation)) {
		w = cache->plane.src_h;
		h = cache->plane.src_w;
85
	} else {
86 87
		w = cache->plane.src_w;
		h = cache->plane.src_h;
88 89 90 91 92 93 94 95
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

96 97
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
98 99 100
{
	int lines;

101
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
102 103 104 105
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
106
	return lines * cache->fb.stride;
107 108
}

109
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
110 111 112
{
	u32 fbc_ctl;

113
	dev_priv->fbc.active = false;
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

130
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
131
{
132
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
133 134 135 136
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

137
	dev_priv->fbc.active = true;
138

139
	/* Note: fbc.threshold == 1 for i8xx */
140 141 142
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
143 144

	/* FBC_CTL wants 32B or 64B units */
145
	if (IS_GEN2(dev_priv))
146 147 148 149 150 151
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
152
		I915_WRITE(FBC_TAG(i), 0);
153

154
	if (IS_GEN4(dev_priv)) {
155 156 157 158
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
159
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
160
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
161
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
162 163 164 165 166 167
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
168
	if (IS_I945GM(dev_priv))
169 170
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
171
	fbc_ctl |= params->fb.fence_reg;
172 173 174
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

175
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
176 177 178 179
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

180
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
181
{
182
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
183 184
	u32 dpfc_ctl;

185
	dev_priv->fbc.active = true;
186

187 188
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
189 190 191
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
192
	dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
193

194
	I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
195 196 197 198 199

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

200
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
201 202 203
{
	u32 dpfc_ctl;

204
	dev_priv->fbc.active = false;
205 206 207 208 209 210 211 212 213

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

214
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
215 216 217 218
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

219 220
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
221
{
222 223
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
224 225
}

226
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
227
{
228
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
229
	u32 dpfc_ctl;
230
	int threshold = dev_priv->fbc.threshold;
231

232
	dev_priv->fbc.active = true;
233

234 235
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
236
		threshold++;
237

238
	switch (threshold) {
239 240 241 242 243 244 245 246 247 248 249 250
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
251
	if (IS_GEN5(dev_priv))
252
		dpfc_ctl |= params->fb.fence_reg;
253

254 255
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
256 257 258
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

259
	if (IS_GEN6(dev_priv)) {
260
		I915_WRITE(SNB_DPFC_CTL_SA,
261 262
			   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
263 264
	}

265
	intel_fbc_recompress(dev_priv);
266 267
}

268
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
269 270 271
{
	u32 dpfc_ctl;

272
	dev_priv->fbc.active = false;
273 274 275 276 277 278 279 280 281

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

282
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
283 284 285 286
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

287
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
288
{
289
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
290
	u32 dpfc_ctl;
291
	int threshold = dev_priv->fbc.threshold;
292

293
	dev_priv->fbc.active = true;
294

295
	dpfc_ctl = 0;
296
	if (IS_IVYBRIDGE(dev_priv))
297
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
298

299
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
300
		threshold++;
301

302
	switch (threshold) {
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

320
	if (IS_IVYBRIDGE(dev_priv)) {
321 322 323 324
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
325
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
326
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
327 328
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
329 330 331
			   HSW_FBCQ_DIS);
	}

332 333
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

334
	I915_WRITE(SNB_DPFC_CTL_SA,
335 336
		   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
337

338
	intel_fbc_recompress(dev_priv);
339 340
}

R
Rodrigo Vivi 已提交
341
/**
342
 * intel_fbc_is_active - Is FBC active?
343
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
344 345 346 347 348
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
349
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
350
{
351
	return dev_priv->fbc.active;
352 353 354 355
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
356 357
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
358 359 360
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
	struct intel_crtc *crtc = fbc->crtc;
361 362 363 364 365 366
	struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

367
		mutex_lock(&fbc->lock);
368
		work->scheduled = false;
369
		mutex_unlock(&fbc->lock);
370 371
		return;
	}
372 373 374 375 376 377 378 379 380

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
381 382 383 384 385
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
386
	 */
387 388 389
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
390

391
	mutex_lock(&fbc->lock);
392

393 394 395 396 397
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
398
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
399
		mutex_unlock(&fbc->lock);
400
		goto retry;
401 402
	}

403
	if (crtc->base.primary->fb == work->fb)
404
		fbc->activate(dev_priv);
405 406 407 408

	work->scheduled = false;

out:
409
	mutex_unlock(&fbc->lock);
410
	drm_crtc_vblank_put(&crtc->base);
411 412 413 414
}

static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
{
415 416 417 418
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
	fbc->work.scheduled = false;
419 420
}

421
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
422
{
423
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
424 425
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
426

427
	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
428

429 430 431 432 433 434
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

435 436 437 438
	/* It is useless to call intel_fbc_cancel_work() in this function since
	 * we're not releasing fbc.lock, so it won't have an opportunity to grab
	 * it to discover that it was cancelled. So we just update the expected
	 * jiffy count. */
439
	work->fb = crtc->base.primary->fb;
440
	work->scheduled = true;
441 442
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
443

444
	schedule_work(&work->work);
445 446
}

447
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
448
{
449 450 451
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
452 453 454

	intel_fbc_cancel_work(dev_priv);

455 456
	if (fbc->active)
		fbc->deactivate(dev_priv);
457 458
}

459
static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
460
			      const char *reason)
461
{
462 463 464
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (fbc->no_fbc_reason == reason)
465
		return;
466

467
	fbc->no_fbc_reason = reason;
468
	DRM_DEBUG_KMS("Disabling FBC: %s\n", reason);
469 470
}

471
static bool crtc_can_fbc(struct intel_crtc *crtc)
472 473 474 475 476 477
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
		return false;

478 479 480
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
		return false;

481 482 483
	return true;
}

484 485 486 487 488 489 490 491 492
static bool multiple_pipes_ok(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;
	int n_pipes = 0;
	struct drm_crtc *crtc;

	if (INTEL_INFO(dev_priv)->gen > 4)
		return true;

493
	/* FIXME: we don't have the appropriate state locks to do this here. */
494 495 496 497 498 499 500 501 502 503 504
	for_each_pipe(dev_priv, pipe) {
		crtc = dev_priv->pipe_to_crtc_mapping[pipe];

		if (intel_crtc_active(crtc) &&
		    to_intel_plane_state(crtc->primary->state)->visible)
			n_pipes++;
	}

	return (n_pipes < 2);
}

505
static int find_compression_threshold(struct drm_i915_private *dev_priv,
506 507 508 509 510 511
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
512 513 514 515 516 517
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
518 519
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
520 521 522
		end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
	else
		end = dev_priv->gtt.stolen_usable_size;
523 524 525 526 527 528 529 530 531

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
532 533
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
534 535 536 537 538 539 540 541 542
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

543 544
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
545
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
546 547 548 549 550 551 552 553 554
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

555
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
556
{
557
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
558
	struct intel_fbc *fbc = &dev_priv->fbc;
559
	struct drm_mm_node *uninitialized_var(compressed_llb);
560 561
	int size, fb_cpp, ret;

562
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
563

564 565
	size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
	fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
566

567
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
568 569 570 571 572 573 574 575
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

576
	fbc->threshold = ret;
577 578

	if (INTEL_INFO(dev_priv)->gen >= 5)
579
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
580
	else if (IS_GM45(dev_priv)) {
581
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
582 583 584 585 586 587 588 589 590 591
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

592
		fbc->compressed_llb = compressed_llb;
593 594

		I915_WRITE(FBC_CFB_BASE,
595
			   dev_priv->mm.stolen_base + fbc->compressed_fb.start);
596 597 598 599
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

600
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
601
		      fbc->compressed_fb.size, fbc->threshold);
602 603 604 605 606

	return 0;

err_fb:
	kfree(compressed_llb);
607
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
608 609 610 611 612
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

613
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
614
{
615 616 617 618 619 620 621 622
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
623 624 625
	}
}

626
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
627
{
628 629
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
630
	if (!fbc_supported(dev_priv))
631 632
		return;

633
	mutex_lock(&fbc->lock);
634
	__intel_fbc_cleanup_cfb(dev_priv);
635
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
636 637
}

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

659 660
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
				  uint32_t pixel_format)
661
{
662
	switch (pixel_format) {
663 664 665 666 667 668
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
669
		if (IS_GEN2(dev_priv))
670 671 672 673 674 675 676 677 678 679
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

680 681 682 683 684 685 686
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
687 688
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
689
	struct intel_fbc *fbc = &dev_priv->fbc;
690
	unsigned int effective_w, effective_h, max_w, max_h;
691 692 693 694 695 696 697 698 699 700 701 702

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

703 704
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
705 706 707 708
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
709 710
}

711
static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
712
{
713
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
714
	struct intel_fbc *fbc = &dev_priv->fbc;
715
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
716 717
	struct intel_crtc_state *crtc_state =
		to_intel_crtc_state(crtc->base.state);
718 719 720
	struct intel_plane_state *plane_state =
		to_intel_plane_state(crtc->base.primary->state);
	struct drm_framebuffer *fb = plane_state->base.fb;
721 722
	struct drm_i915_gem_object *obj;

723 724 725
	WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));

726 727 728 729 730 731 732 733 734 735 736 737
	cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		cache->crtc.hsw_bdw_pixel_rate =
			ilk_pipe_pixel_rate(crtc_state);

	cache->plane.rotation = plane_state->base.rotation;
	cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
	cache->plane.visible = plane_state->visible;

	if (!cache->plane.visible)
		return;
738 739

	obj = intel_fb_obj(fb);
740

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	/* FIXME: We lack the proper locking here, so only run this on the
	 * platforms that need. */
	if (dev_priv->fbc.activate == ilk_fbc_activate)
		cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
	cache->fb.id = fb->base.id;
	cache->fb.pixel_format = fb->pixel_format;
	cache->fb.stride = fb->pitches[0];
	cache->fb.fence_reg = obj->fence_reg;
	cache->fb.tiling_mode = obj->tiling_mode;
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

	if (!cache->plane.visible) {
759 760 761
		set_no_fbc_reason(dev_priv, "primary plane not visible");
		return false;
	}
762

763 764
	if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
	    (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
765
		set_no_fbc_reason(dev_priv, "incompatible mode");
766
		return false;
767 768
	}

769
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
770
		set_no_fbc_reason(dev_priv, "mode too large for compression");
771
		return false;
772
	}
773

774 775 776
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
777 778
	if (cache->fb.tiling_mode != I915_TILING_X ||
	    cache->fb.fence_reg == I915_FENCE_REG_NONE) {
779
		set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced");
780
		return false;
781
	}
782
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
783
	    cache->plane.rotation != BIT(DRM_ROTATE_0)) {
784
		set_no_fbc_reason(dev_priv, "rotation unsupported");
785
		return false;
786 787
	}

788
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
789
		set_no_fbc_reason(dev_priv, "framebuffer stride not supported");
790
		return false;
791 792
	}

793
	if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
794
		set_no_fbc_reason(dev_priv, "pixel format is invalid");
795
		return false;
796 797
	}

798 799
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
800
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
801
		set_no_fbc_reason(dev_priv, "pixel rate is too big");
802
		return false;
803 804
	}

805 806 807 808 809 810 811 812 813 814
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
815
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
816
	    fbc->compressed_fb.size * fbc->threshold) {
817
		set_no_fbc_reason(dev_priv, "CFB requirements changed");
818 819 820 821 822 823
		return false;
	}

	return true;
}

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
static bool intel_fbc_can_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (intel_vgpu_active(dev_priv->dev)) {
		set_no_fbc_reason(dev_priv, "VGPU is active");
		return false;
	}

	if (i915.enable_fbc < 0) {
		set_no_fbc_reason(dev_priv, "disabled per chip default");
		return false;
	}

	if (!i915.enable_fbc) {
		set_no_fbc_reason(dev_priv, "disabled per module param");
		return false;
	}

	if (!crtc_can_fbc(crtc)) {
		set_no_fbc_reason(dev_priv, "no enabled pipes can have FBC");
		return false;
	}

	return true;
}

851 852 853 854
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
855 856
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
857 858 859 860 861 862 863 864 865 866

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

	params->crtc.pipe = crtc->pipe;
	params->crtc.plane = crtc->plane;
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);

867 868 869 870
	params->fb.id = cache->fb.id;
	params->fb.pixel_format = cache->fb.pixel_format;
	params->fb.stride = cache->fb.stride;
	params->fb.fence_reg = cache->fb.fence_reg;
871

872
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
873

874
	params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
875 876 877 878 879 880 881 882 883
}

static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
				       struct intel_fbc_reg_params *params2)
{
	/* We can use this since intel_fbc_get_reg_params() does a memset. */
	return memcmp(params1, params2, sizeof(*params1)) == 0;
}

884
void intel_fbc_pre_update(struct intel_crtc *crtc)
885 886
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
887
	struct intel_fbc *fbc = &dev_priv->fbc;
888

889 890 891 892
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
893 894 895

	if (!multiple_pipes_ok(dev_priv)) {
		set_no_fbc_reason(dev_priv, "more than one pipe active");
896
		goto deactivate;
897 898
	}

899
	if (!fbc->enabled || fbc->crtc != crtc)
900
		goto unlock;
901

902 903
	intel_fbc_update_state_cache(crtc);

904
deactivate:
905
	intel_fbc_deactivate(dev_priv);
906 907
unlock:
	mutex_unlock(&fbc->lock);
908 909
}

910
static void __intel_fbc_post_update(struct intel_crtc *crtc)
911 912 913 914 915 916 917 918 919 920 921 922 923 924
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_reg_params old_params;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

	if (!intel_fbc_can_activate(crtc)) {
		WARN_ON(fbc->active);
		return;
	}
925

926 927
	old_params = fbc->params;
	intel_fbc_get_reg_params(crtc, &fbc->params);
928

929 930 931 932 933
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
934 935
	if (fbc->active &&
	    intel_fbc_reg_params_equal(&old_params, &fbc->params))
936 937
		return;

938
	intel_fbc_deactivate(dev_priv);
939
	intel_fbc_schedule_activation(crtc);
940
	fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
P
Paulo Zanoni 已提交
941 942
}

943
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
944
{
945
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
946
	struct intel_fbc *fbc = &dev_priv->fbc;
947

P
Paulo Zanoni 已提交
948
	if (!fbc_supported(dev_priv))
949 950
		return;

951
	mutex_lock(&fbc->lock);
952
	__intel_fbc_post_update(crtc);
953
	mutex_unlock(&fbc->lock);
954 955
}

956 957 958 959 960 961 962 963
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

964 965 966 967
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
968
	struct intel_fbc *fbc = &dev_priv->fbc;
969

P
Paulo Zanoni 已提交
970
	if (!fbc_supported(dev_priv))
971 972
		return;

973
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
974 975
		return;

976
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
977

978
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
979

980
	if (fbc->busy_bits)
981
		intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
982

983
	mutex_unlock(&fbc->lock);
984 985 986
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
987
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
988
{
989 990
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
991
	if (!fbc_supported(dev_priv))
992 993
		return;

994
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
995
		return;
P
Paulo Zanoni 已提交
996

997
	mutex_lock(&fbc->lock);
998

999
	fbc->busy_bits &= ~frontbuffer_bits;
1000

1001 1002
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1003
		if (fbc->active)
1004
			intel_fbc_recompress(dev_priv);
1005
		else
1006
			__intel_fbc_post_update(fbc->crtc);
1007
	}
P
Paulo Zanoni 已提交
1008

1009
	mutex_unlock(&fbc->lock);
1010 1011
}

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
 *
 * This function checks if it's possible to enable FBC on the following CRTC,
 * then enables it. Notice that it doesn't activate FBC.
 */
void intel_fbc_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1022
	struct intel_fbc *fbc = &dev_priv->fbc;
1023 1024 1025 1026

	if (!fbc_supported(dev_priv))
		return;

1027
	mutex_lock(&fbc->lock);
1028

1029 1030
	if (fbc->enabled) {
		WARN_ON(fbc->crtc == crtc);
1031 1032 1033
		goto out;
	}

1034 1035
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1036

1037
	if (!intel_fbc_can_enable(crtc))
1038 1039
		goto out;

1040
	intel_fbc_update_state_cache(crtc);
1041 1042 1043 1044 1045
	if (intel_fbc_alloc_cfb(crtc)) {
		set_no_fbc_reason(dev_priv, "not enough stolen memory");
		goto out;
	}

1046
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1047
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1048

1049 1050
	fbc->enabled = true;
	fbc->crtc = crtc;
1051
out:
1052
	mutex_unlock(&fbc->lock);
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1064 1065
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;
1066

1067 1068 1069
	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);
1070 1071 1072 1073
	assert_pipe_disabled(dev_priv, crtc->pipe);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1074 1075
	__intel_fbc_cleanup_cfb(dev_priv);

1076 1077
	fbc->enabled = false;
	fbc->crtc = NULL;
1078 1079 1080
}

/**
1081
 * intel_fbc_disable - disable FBC if it's associated with crtc
1082 1083 1084 1085
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1086
void intel_fbc_disable(struct intel_crtc *crtc)
1087 1088
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1089
	struct intel_fbc *fbc = &dev_priv->fbc;
1090 1091 1092 1093

	if (!fbc_supported(dev_priv))
		return;

1094 1095 1096 1097
	mutex_lock(&fbc->lock);
	if (fbc->crtc == crtc) {
		WARN_ON(!fbc->enabled);
		WARN_ON(fbc->active);
1098 1099
		__intel_fbc_disable(dev_priv);
	}
1100
	mutex_unlock(&fbc->lock);
1101 1102

	cancel_work_sync(&fbc->work.work);
1103 1104 1105
}

/**
1106
 * intel_fbc_global_disable - globally disable FBC
1107 1108 1109 1110
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1111
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1112
{
1113 1114
	struct intel_fbc *fbc = &dev_priv->fbc;

1115 1116 1117
	if (!fbc_supported(dev_priv))
		return;

1118 1119
	mutex_lock(&fbc->lock);
	if (fbc->enabled)
1120
		__intel_fbc_disable(dev_priv);
1121
	mutex_unlock(&fbc->lock);
1122 1123

	cancel_work_sync(&fbc->work.work);
1124 1125
}

R
Rodrigo Vivi 已提交
1126 1127 1128 1129 1130 1131
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1132 1133
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1134
	struct intel_fbc *fbc = &dev_priv->fbc;
1135 1136
	enum pipe pipe;

1137 1138 1139 1140 1141
	INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
1142

1143
	if (!HAS_FBC(dev_priv)) {
1144
		fbc->no_fbc_reason = "unsupported by this chipset";
1145 1146 1147
		return;
	}

1148
	for_each_pipe(dev_priv, pipe) {
1149
		fbc->possible_framebuffer_bits |=
1150 1151
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1152
		if (fbc_on_pipe_a_only(dev_priv))
1153 1154 1155
			break;
	}

1156
	if (INTEL_INFO(dev_priv)->gen >= 7) {
1157 1158 1159
		fbc->is_active = ilk_fbc_is_active;
		fbc->activate = gen7_fbc_activate;
		fbc->deactivate = ilk_fbc_deactivate;
1160
	} else if (INTEL_INFO(dev_priv)->gen >= 5) {
1161 1162 1163
		fbc->is_active = ilk_fbc_is_active;
		fbc->activate = ilk_fbc_activate;
		fbc->deactivate = ilk_fbc_deactivate;
1164
	} else if (IS_GM45(dev_priv)) {
1165 1166 1167
		fbc->is_active = g4x_fbc_is_active;
		fbc->activate = g4x_fbc_activate;
		fbc->deactivate = g4x_fbc_deactivate;
1168
	} else {
1169 1170 1171
		fbc->is_active = i8xx_fbc_is_active;
		fbc->activate = i8xx_fbc_activate;
		fbc->deactivate = i8xx_fbc_deactivate;
1172 1173 1174 1175 1176

		/* This value was pulled out of someone's hat */
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
	}

1177
	/* We still don't have any sort of hardware state readout for FBC, so
1178 1179
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1180 1181
	if (fbc->is_active(dev_priv))
		fbc->deactivate(dev_priv);
1182
}