sdhci.h 13.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
3
 *
4 5
 * Header file for Host Controller registers and I/O accessors.
 *
6
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
7 8
 *
 * This program is free software; you can redistribute it and/or modify
9 10 11
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
12
 */
13 14
#ifndef __SDHCI_HW_H
#define __SDHCI_HW_H
15

16
#include <linux/scatterlist.h>
17 18 19
#include <linux/compiler.h>
#include <linux/types.h>
#include <linux/io.h>
20

21 22
#include <linux/mmc/sdhci.h>

23 24 25 26 27
/*
 * Controller registers
 */

#define SDHCI_DMA_ADDRESS	0x00
28
#define SDHCI_ARGUMENT2		SDHCI_DMA_ADDRESS
29 30

#define SDHCI_BLOCK_SIZE	0x04
31
#define  SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
32 33 34 35 36 37 38 39

#define SDHCI_BLOCK_COUNT	0x06

#define SDHCI_ARGUMENT		0x08

#define SDHCI_TRANSFER_MODE	0x0C
#define  SDHCI_TRNS_DMA		0x01
#define  SDHCI_TRNS_BLK_CNT_EN	0x02
40
#define  SDHCI_TRNS_AUTO_CMD12	0x04
41
#define  SDHCI_TRNS_AUTO_CMD23	0x08
42 43 44 45 46 47 48 49
#define  SDHCI_TRNS_READ	0x10
#define  SDHCI_TRNS_MULTI	0x20

#define SDHCI_COMMAND		0x0E
#define  SDHCI_CMD_RESP_MASK	0x03
#define  SDHCI_CMD_CRC		0x08
#define  SDHCI_CMD_INDEX	0x10
#define  SDHCI_CMD_DATA		0x20
50
#define  SDHCI_CMD_ABORTCMD	0xC0
51 52 53 54 55 56 57

#define  SDHCI_CMD_RESP_NONE	0x00
#define  SDHCI_CMD_RESP_LONG	0x01
#define  SDHCI_CMD_RESP_SHORT	0x02
#define  SDHCI_CMD_RESP_SHORT_BUSY 0x03

#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
58
#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
59 60 61 62 63 64 65 66 67 68 69 70 71 72

#define SDHCI_RESPONSE		0x10

#define SDHCI_BUFFER		0x20

#define SDHCI_PRESENT_STATE	0x24
#define  SDHCI_CMD_INHIBIT	0x00000001
#define  SDHCI_DATA_INHIBIT	0x00000002
#define  SDHCI_DOING_WRITE	0x00000100
#define  SDHCI_DOING_READ	0x00000200
#define  SDHCI_SPACE_AVAILABLE	0x00000400
#define  SDHCI_DATA_AVAILABLE	0x00000800
#define  SDHCI_CARD_PRESENT	0x00010000
#define  SDHCI_WRITE_PROTECT	0x00080000
73 74
#define  SDHCI_DATA_LVL_MASK	0x00F00000
#define   SDHCI_DATA_LVL_SHIFT	20
75
#define   SDHCI_DATA_0_LVL_MASK	0x00100000
76

77
#define SDHCI_HOST_CONTROL	0x28
78 79
#define  SDHCI_CTRL_LED		0x01
#define  SDHCI_CTRL_4BITBUS	0x02
P
Pierre Ossman 已提交
80
#define  SDHCI_CTRL_HISPD	0x04
81 82 83 84 85
#define  SDHCI_CTRL_DMA_MASK	0x18
#define   SDHCI_CTRL_SDMA	0x00
#define   SDHCI_CTRL_ADMA1	0x08
#define   SDHCI_CTRL_ADMA32	0x10
#define   SDHCI_CTRL_ADMA64	0x18
86
#define   SDHCI_CTRL_8BITBUS	0x20
87 88

#define SDHCI_POWER_CONTROL	0x29
89 90 91 92
#define  SDHCI_POWER_ON		0x01
#define  SDHCI_POWER_180	0x0A
#define  SDHCI_POWER_300	0x0C
#define  SDHCI_POWER_330	0x0E
93 94 95

#define SDHCI_BLOCK_GAP_CONTROL	0x2A

N
Nicolas Pitre 已提交
96
#define SDHCI_WAKE_UP_CONTROL	0x2B
97 98 99
#define  SDHCI_WAKE_ON_INT	0x01
#define  SDHCI_WAKE_ON_INSERT	0x02
#define  SDHCI_WAKE_ON_REMOVE	0x04
100 101 102

#define SDHCI_CLOCK_CONTROL	0x2C
#define  SDHCI_DIVIDER_SHIFT	8
103 104 105 106
#define  SDHCI_DIVIDER_HI_SHIFT	6
#define  SDHCI_DIV_MASK	0xFF
#define  SDHCI_DIV_MASK_LEN	8
#define  SDHCI_DIV_HI_MASK	0x300
107
#define  SDHCI_PROG_CLOCK_MODE	0x0020
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
#define  SDHCI_CLOCK_CARD_EN	0x0004
#define  SDHCI_CLOCK_INT_STABLE	0x0002
#define  SDHCI_CLOCK_INT_EN	0x0001

#define SDHCI_TIMEOUT_CONTROL	0x2E

#define SDHCI_SOFTWARE_RESET	0x2F
#define  SDHCI_RESET_ALL	0x01
#define  SDHCI_RESET_CMD	0x02
#define  SDHCI_RESET_DATA	0x04

#define SDHCI_INT_STATUS	0x30
#define SDHCI_INT_ENABLE	0x34
#define SDHCI_SIGNAL_ENABLE	0x38
#define  SDHCI_INT_RESPONSE	0x00000001
#define  SDHCI_INT_DATA_END	0x00000002
124
#define  SDHCI_INT_BLK_GAP	0x00000004
125
#define  SDHCI_INT_DMA_END	0x00000008
P
Pierre Ossman 已提交
126 127
#define  SDHCI_INT_SPACE_AVAIL	0x00000010
#define  SDHCI_INT_DATA_AVAIL	0x00000020
128 129 130
#define  SDHCI_INT_CARD_INSERT	0x00000040
#define  SDHCI_INT_CARD_REMOVE	0x00000080
#define  SDHCI_INT_CARD_INT	0x00000100
131
#define  SDHCI_INT_ERROR	0x00008000
132 133 134 135 136 137 138 139 140
#define  SDHCI_INT_TIMEOUT	0x00010000
#define  SDHCI_INT_CRC		0x00020000
#define  SDHCI_INT_END_BIT	0x00040000
#define  SDHCI_INT_INDEX	0x00080000
#define  SDHCI_INT_DATA_TIMEOUT	0x00100000
#define  SDHCI_INT_DATA_CRC	0x00200000
#define  SDHCI_INT_DATA_END_BIT	0x00400000
#define  SDHCI_INT_BUS_POWER	0x00800000
#define  SDHCI_INT_ACMD12ERR	0x01000000
141
#define  SDHCI_INT_ADMA_ERROR	0x02000000
142 143 144 145 146 147 148

#define  SDHCI_INT_NORMAL_MASK	0x00007FFF
#define  SDHCI_INT_ERROR_MASK	0xFFFF8000

#define  SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
#define  SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
P
Pierre Ossman 已提交
149
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
150
		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
151 152
		SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
		SDHCI_INT_BLK_GAP)
153
#define SDHCI_INT_ALL_MASK	((unsigned int)-1)
154 155 156

#define SDHCI_ACMD12_ERR	0x3C

157
#define SDHCI_HOST_CONTROL2		0x3E
158 159 160 161 162 163
#define  SDHCI_CTRL_UHS_MASK		0x0007
#define   SDHCI_CTRL_UHS_SDR12		0x0000
#define   SDHCI_CTRL_UHS_SDR25		0x0001
#define   SDHCI_CTRL_UHS_SDR50		0x0002
#define   SDHCI_CTRL_UHS_SDR104		0x0003
#define   SDHCI_CTRL_UHS_DDR50		0x0004
164
#define   SDHCI_CTRL_HS400		0x0005 /* Non-standard */
165
#define  SDHCI_CTRL_VDD_180		0x0008
166 167 168 169 170
#define  SDHCI_CTRL_DRV_TYPE_MASK	0x0030
#define   SDHCI_CTRL_DRV_TYPE_B		0x0000
#define   SDHCI_CTRL_DRV_TYPE_A		0x0010
#define   SDHCI_CTRL_DRV_TYPE_C		0x0020
#define   SDHCI_CTRL_DRV_TYPE_D		0x0030
171 172
#define  SDHCI_CTRL_EXEC_TUNING		0x0040
#define  SDHCI_CTRL_TUNED_CLK		0x0080
173
#define  SDHCI_CTRL_PRESET_VAL_ENABLE	0x8000
174 175

#define SDHCI_CAPABILITIES	0x40
176 177 178
#define  SDHCI_TIMEOUT_CLK_MASK	0x0000003F
#define  SDHCI_TIMEOUT_CLK_SHIFT 0
#define  SDHCI_TIMEOUT_CLK_UNIT	0x00000080
179
#define  SDHCI_CLOCK_BASE_MASK	0x00003F00
180
#define  SDHCI_CLOCK_V3_BASE_MASK	0x0000FF00
181
#define  SDHCI_CLOCK_BASE_SHIFT	8
182 183
#define  SDHCI_MAX_BLOCK_MASK	0x00030000
#define  SDHCI_MAX_BLOCK_SHIFT  16
184
#define  SDHCI_CAN_DO_8BIT	0x00040000
185 186
#define  SDHCI_CAN_DO_ADMA2	0x00080000
#define  SDHCI_CAN_DO_ADMA1	0x00100000
P
Pierre Ossman 已提交
187
#define  SDHCI_CAN_DO_HISPD	0x00200000
188
#define  SDHCI_CAN_DO_SDMA	0x00400000
189 190 191
#define  SDHCI_CAN_VDD_330	0x01000000
#define  SDHCI_CAN_VDD_300	0x02000000
#define  SDHCI_CAN_VDD_180	0x04000000
192
#define  SDHCI_CAN_64BIT	0x10000000
193

194 195 196
#define  SDHCI_SUPPORT_SDR50	0x00000001
#define  SDHCI_SUPPORT_SDR104	0x00000002
#define  SDHCI_SUPPORT_DDR50	0x00000004
197 198 199
#define  SDHCI_DRIVER_TYPE_A	0x00000010
#define  SDHCI_DRIVER_TYPE_C	0x00000020
#define  SDHCI_DRIVER_TYPE_D	0x00000040
200 201 202 203 204
#define  SDHCI_RETUNING_TIMER_COUNT_MASK	0x00000F00
#define  SDHCI_RETUNING_TIMER_COUNT_SHIFT	8
#define  SDHCI_USE_SDR50_TUNING			0x00002000
#define  SDHCI_RETUNING_MODE_MASK		0x0000C000
#define  SDHCI_RETUNING_MODE_SHIFT		14
205 206
#define  SDHCI_CLOCK_MUL_MASK	0x00FF0000
#define  SDHCI_CLOCK_MUL_SHIFT	16
207
#define  SDHCI_SUPPORT_HS400	0x80000000 /* Non-standard */
208

209
#define SDHCI_CAPABILITIES_1	0x44
210

211
#define SDHCI_MAX_CURRENT		0x48
212
#define  SDHCI_MAX_CURRENT_LIMIT	0xFF
213 214 215 216 217 218 219
#define  SDHCI_MAX_CURRENT_330_MASK	0x0000FF
#define  SDHCI_MAX_CURRENT_330_SHIFT	0
#define  SDHCI_MAX_CURRENT_300_MASK	0x00FF00
#define  SDHCI_MAX_CURRENT_300_SHIFT	8
#define  SDHCI_MAX_CURRENT_180_MASK	0xFF0000
#define  SDHCI_MAX_CURRENT_180_SHIFT	16
#define   SDHCI_MAX_CURRENT_MULTIPLIER	4
220 221 222

/* 4C-4F reserved for more max current */

223 224 225 226 227 228 229 230
#define SDHCI_SET_ACMD12_ERROR	0x50
#define SDHCI_SET_INT_ERROR	0x52

#define SDHCI_ADMA_ERROR	0x54

/* 55-57 reserved */

#define SDHCI_ADMA_ADDRESS	0x58
231
#define SDHCI_ADMA_ADDRESS_HI	0x5C
232 233

/* 60-FB reserved */
234

235 236 237 238 239
#define SDHCI_PRESET_FOR_SDR12 0x66
#define SDHCI_PRESET_FOR_SDR25 0x68
#define SDHCI_PRESET_FOR_SDR50 0x6A
#define SDHCI_PRESET_FOR_SDR104        0x6C
#define SDHCI_PRESET_FOR_DDR50 0x6E
240
#define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
241 242 243 244 245 246 247
#define SDHCI_PRESET_DRV_MASK  0xC000
#define SDHCI_PRESET_DRV_SHIFT  14
#define SDHCI_PRESET_CLKGEN_SEL_MASK   0x400
#define SDHCI_PRESET_CLKGEN_SEL_SHIFT	10
#define SDHCI_PRESET_SDCLK_FREQ_MASK   0x3FF
#define SDHCI_PRESET_SDCLK_FREQ_SHIFT	0

248 249 250
#define SDHCI_SLOT_INT_STATUS	0xFC

#define SDHCI_HOST_VERSION	0xFE
251 252 253 254
#define  SDHCI_VENDOR_VER_MASK	0xFF00
#define  SDHCI_VENDOR_VER_SHIFT	8
#define  SDHCI_SPEC_VER_MASK	0x00FF
#define  SDHCI_SPEC_VER_SHIFT	0
255 256
#define   SDHCI_SPEC_100	0
#define   SDHCI_SPEC_200	1
257
#define   SDHCI_SPEC_300	2
258

259 260 261 262 263 264 265
/*
 * End of controller registers.
 */

#define SDHCI_MAX_DIV_SPEC_200	256
#define SDHCI_MAX_DIV_SPEC_300	2046

266 267 268 269 270 271
/*
 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
 */
#define SDHCI_DEFAULT_BOUNDARY_SIZE  (512 * 1024)
#define SDHCI_DEFAULT_BOUNDARY_ARG   (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)

A
Adrian Hunter 已提交
272 273 274 275 276 277
/* ADMA2 32-bit DMA descriptor size */
#define SDHCI_ADMA2_32_DESC_SZ	8

/* ADMA2 32-bit DMA alignment */
#define SDHCI_ADMA2_32_ALIGN	4

278 279 280 281 282 283 284
/* ADMA2 32-bit descriptor */
struct sdhci_adma2_32_desc {
	__le16	cmd;
	__le16	len;
	__le32	addr;
}  __packed __aligned(SDHCI_ADMA2_32_ALIGN);

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
/* ADMA2 64-bit DMA descriptor size */
#define SDHCI_ADMA2_64_DESC_SZ	12

/* ADMA2 64-bit DMA alignment */
#define SDHCI_ADMA2_64_ALIGN	8

/*
 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
 * aligned.
 */
struct sdhci_adma2_64_desc {
	__le16	cmd;
	__le16	len;
	__le32	addr_lo;
	__le32	addr_hi;
}  __packed __aligned(4);

A
Adrian Hunter 已提交
302 303 304 305
#define ADMA2_TRAN_VALID	0x21
#define ADMA2_NOP_END_VALID	0x3
#define ADMA2_END		0x2

306 307 308 309 310 311
/*
 * Maximum segments assuming a 512KiB maximum requisition size and a minimum
 * 4KiB page size.
 */
#define SDHCI_MAX_SEGS		128

312
struct sdhci_ops {
313
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
314 315 316 317 318 319
	u32		(*read_l)(struct sdhci_host *host, int reg);
	u16		(*read_w)(struct sdhci_host *host, int reg);
	u8		(*read_b)(struct sdhci_host *host, int reg);
	void		(*write_l)(struct sdhci_host *host, u32 val, int reg);
	void		(*write_w)(struct sdhci_host *host, u16 val, int reg);
	void		(*write_b)(struct sdhci_host *host, u8 val, int reg);
320 321
#endif

322 323
	void	(*set_clock)(struct sdhci_host *host, unsigned int clock);

324
	int		(*enable_dma)(struct sdhci_host *host);
325
	unsigned int	(*get_max_clock)(struct sdhci_host *host);
326
	unsigned int	(*get_min_clock)(struct sdhci_host *host);
327
	unsigned int	(*get_timeout_clock)(struct sdhci_host *host);
328
	unsigned int	(*get_max_timeout_count)(struct sdhci_host *host);
329 330
	void		(*set_timeout)(struct sdhci_host *host,
				       struct mmc_command *cmd);
331
	void		(*set_bus_width)(struct sdhci_host *host, int width);
332 333
	void (*platform_send_init_74_clocks)(struct sdhci_host *host,
					     u8 power_mode);
334
	unsigned int    (*get_ro)(struct sdhci_host *host);
335
	void		(*reset)(struct sdhci_host *host, u8 mask);
336
	int	(*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
337
	void	(*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
338
	void	(*hw_reset)(struct sdhci_host *host);
339
	void    (*adma_workaround)(struct sdhci_host *host, u32 intmask);
340
	void	(*platform_init)(struct sdhci_host *host);
341
	void    (*card_event)(struct sdhci_host *host);
342
	void	(*voltage_switch)(struct sdhci_host *host);
343
};
344

345 346 347 348
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS

static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
349 350
	if (unlikely(host->ops->write_l))
		host->ops->write_l(host, val, reg);
351 352 353 354 355 356
	else
		writel(val, host->ioaddr + reg);
}

static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
357 358
	if (unlikely(host->ops->write_w))
		host->ops->write_w(host, val, reg);
359 360 361 362 363 364
	else
		writew(val, host->ioaddr + reg);
}

static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
{
365 366
	if (unlikely(host->ops->write_b))
		host->ops->write_b(host, val, reg);
367 368 369 370 371 372
	else
		writeb(val, host->ioaddr + reg);
}

static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
{
373 374
	if (unlikely(host->ops->read_l))
		return host->ops->read_l(host, reg);
375 376 377 378 379 380
	else
		return readl(host->ioaddr + reg);
}

static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
{
381 382
	if (unlikely(host->ops->read_w))
		return host->ops->read_w(host, reg);
383 384 385 386 387 388
	else
		return readw(host->ioaddr + reg);
}

static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
{
389 390
	if (unlikely(host->ops->read_b))
		return host->ops->read_b(host, reg);
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	else
		return readb(host->ioaddr + reg);
}

#else

static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
	writel(val, host->ioaddr + reg);
}

static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
	writew(val, host->ioaddr + reg);
}

static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
{
	writeb(val, host->ioaddr + reg);
}

static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
{
	return readl(host->ioaddr + reg);
}

static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
{
	return readw(host->ioaddr + reg);
}

static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
{
	return readb(host->ioaddr + reg);
}

#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
428 429 430 431 432 433 434 435 436 437

extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size);
extern void sdhci_free_host(struct sdhci_host *host);

static inline void *sdhci_priv(struct sdhci_host *host)
{
	return (void *)host->private;
}

438
extern void sdhci_card_detect(struct sdhci_host *host);
439
extern int sdhci_add_host(struct sdhci_host *host);
P
Pierre Ossman 已提交
440
extern void sdhci_remove_host(struct sdhci_host *host, int dead);
441 442
extern void sdhci_send_command(struct sdhci_host *host,
				struct mmc_command *cmd);
443

444 445 446 447 448
static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host)
{
	return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED);
}

449
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
450
void sdhci_set_bus_width(struct sdhci_host *host, int width);
451
void sdhci_reset(struct sdhci_host *host, u8 mask);
452
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
453

454
#ifdef CONFIG_PM
455
extern int sdhci_suspend_host(struct sdhci_host *host);
456
extern int sdhci_resume_host(struct sdhci_host *host);
457
extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
458 459 460 461
extern int sdhci_runtime_suspend_host(struct sdhci_host *host);
extern int sdhci_runtime_resume_host(struct sdhci_host *host);
#endif

462
#endif /* __SDHCI_HW_H */