atmel_nand.c 18.0 KB
Newer Older
A
Andrew Victor 已提交
1 2 3 4 5 6 7 8 9
/*
 *  Copyright (C) 2003 Rick Bronson
 *
 *  Derived from drivers/mtd/nand/autcpu12.c
 *	 Copyright (c) 2001 Thomas Gleixner (gleixner@autronix.de)
 *
 *  Derived from drivers/mtd/spia.c
 *	 Copyright (C) 2000 Steven J. Hill (sjhill@cotw.com)
 *
10 11 12 13 14 15 16 17 18
 *
 *  Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
 *     Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright (C) 2007
 *
 *     Derived from Das U-Boot source code
 *     		(u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
 *     (C) Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
 *
 *
A
Andrew Victor 已提交
19 20 21 22 23 24 25 26
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/slab.h>
#include <linux/module.h>
27
#include <linux/moduleparam.h>
A
Andrew Victor 已提交
28 29 30 31 32
#include <linux/platform_device.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>

33
#include <linux/dmaengine.h>
34 35
#include <linux/gpio.h>
#include <linux/io.h>
A
Andrew Victor 已提交
36

37 38
#include <mach/board.h>
#include <mach/cpu.h>
A
Andrew Victor 已提交
39

40
#ifdef CONFIG_MTD_NAND_ATMEL_ECC_HW
41 42 43 44 45
#define hard_ecc	1
#else
#define hard_ecc	0
#endif

46
#ifdef CONFIG_MTD_NAND_ATMEL_ECC_NONE
47 48 49 50 51
#define no_ecc		1
#else
#define no_ecc		0
#endif

52 53 54
static int use_dma = 1;
module_param(use_dma, int, 0);

55 56 57
static int on_flash_bbt = 0;
module_param(on_flash_bbt, int, 0);

58 59
/* Register access macros */
#define ecc_readl(add, reg)				\
60
	__raw_readl(add + ATMEL_ECC_##reg)
61
#define ecc_writel(add, reg, value)			\
62
	__raw_writel((value), add + ATMEL_ECC_##reg)
63

64
#include "atmel_nand_ecc.h"	/* Hardware ECC registers */
65 66 67 68 69 70

/* oob layout for large page size
 * bad block info is on bytes 0 and 1
 * the bytes have to be consecutives to avoid
 * several NAND_CMD_RNDOUT during read
 */
71
static struct nand_ecclayout atmel_oobinfo_large = {
72 73 74 75 76 77 78 79 80 81 82 83
	.eccbytes = 4,
	.eccpos = {60, 61, 62, 63},
	.oobfree = {
		{2, 58}
	},
};

/* oob layout for small page size
 * bad block info is on bytes 4 and 5
 * the bytes have to be consecutives to avoid
 * several NAND_CMD_RNDOUT during read
 */
84
static struct nand_ecclayout atmel_oobinfo_small = {
85 86 87 88 89 90 91
	.eccbytes = 4,
	.eccpos = {0, 1, 2, 3},
	.oobfree = {
		{6, 10}
	},
};

92
struct atmel_nand_host {
A
Andrew Victor 已提交
93 94 95
	struct nand_chip	nand_chip;
	struct mtd_info		mtd;
	void __iomem		*io_base;
96
	dma_addr_t		io_phys;
97
	struct atmel_nand_data	*board;
98 99
	struct device		*dev;
	void __iomem		*ecc;
100 101 102

	struct completion	comp;
	struct dma_chan		*dma_chan;
A
Andrew Victor 已提交
103 104
};

105 106 107 108 109
static int cpu_has_dma(void)
{
	return cpu_is_at91sam9rl() || cpu_is_at91sam9g45();
}

110 111 112
/*
 * Enable NAND.
 */
113
static void atmel_nand_enable(struct atmel_nand_host *host)
114 115
{
	if (host->board->enable_pin)
116
		gpio_set_value(host->board->enable_pin, 0);
117 118 119 120 121
}

/*
 * Disable NAND.
 */
122
static void atmel_nand_disable(struct atmel_nand_host *host)
123 124
{
	if (host->board->enable_pin)
125
		gpio_set_value(host->board->enable_pin, 1);
126 127
}

A
Andrew Victor 已提交
128 129 130
/*
 * Hardware specific access to control-lines
 */
131
static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
A
Andrew Victor 已提交
132 133
{
	struct nand_chip *nand_chip = mtd->priv;
134
	struct atmel_nand_host *host = nand_chip->priv;
A
Andrew Victor 已提交
135

136
	if (ctrl & NAND_CTRL_CHANGE) {
137
		if (ctrl & NAND_NCE)
138
			atmel_nand_enable(host);
139
		else
140
			atmel_nand_disable(host);
141
	}
A
Andrew Victor 已提交
142 143 144 145 146 147 148 149 150 151 152 153
	if (cmd == NAND_CMD_NONE)
		return;

	if (ctrl & NAND_CLE)
		writeb(cmd, host->io_base + (1 << host->board->cle));
	else
		writeb(cmd, host->io_base + (1 << host->board->ale));
}

/*
 * Read the Device Ready pin.
 */
154
static int atmel_nand_device_ready(struct mtd_info *mtd)
A
Andrew Victor 已提交
155 156
{
	struct nand_chip *nand_chip = mtd->priv;
157
	struct atmel_nand_host *host = nand_chip->priv;
A
Andrew Victor 已提交
158

159 160
	return gpio_get_value(host->board->rdy_pin) ^
                !!host->board->rdy_pin_active_low;
A
Andrew Victor 已提交
161 162
}

163 164 165
/*
 * Minimal-overhead PIO for data access.
 */
166
static void atmel_read_buf8(struct mtd_info *mtd, u8 *buf, int len)
167 168 169 170 171 172 173 174 175 176 177 178 179
{
	struct nand_chip	*nand_chip = mtd->priv;

	__raw_readsb(nand_chip->IO_ADDR_R, buf, len);
}

static void atmel_read_buf16(struct mtd_info *mtd, u8 *buf, int len)
{
	struct nand_chip	*nand_chip = mtd->priv;

	__raw_readsw(nand_chip->IO_ADDR_R, buf, len / 2);
}

180
static void atmel_write_buf8(struct mtd_info *mtd, const u8 *buf, int len)
181 182 183 184 185 186 187 188 189 190 191 192 193
{
	struct nand_chip	*nand_chip = mtd->priv;

	__raw_writesb(nand_chip->IO_ADDR_W, buf, len);
}

static void atmel_write_buf16(struct mtd_info *mtd, const u8 *buf, int len)
{
	struct nand_chip	*nand_chip = mtd->priv;

	__raw_writesw(nand_chip->IO_ADDR_W, buf, len / 2);
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
static void dma_complete_func(void *completion)
{
	complete(completion);
}

static int atmel_nand_dma_op(struct mtd_info *mtd, void *buf, int len,
			       int is_read)
{
	struct dma_device *dma_dev;
	enum dma_ctrl_flags flags;
	dma_addr_t dma_src_addr, dma_dst_addr, phys_addr;
	struct dma_async_tx_descriptor *tx = NULL;
	dma_cookie_t cookie;
	struct nand_chip *chip = mtd->priv;
	struct atmel_nand_host *host = chip->priv;
	void *p = buf;
	int err = -EIO;
	enum dma_data_direction dir = is_read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;

213 214
	if (buf >= high_memory)
		goto err_buf;
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

	dma_dev = host->dma_chan->device;

	flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_SRC_UNMAP |
		DMA_COMPL_SKIP_DEST_UNMAP;

	phys_addr = dma_map_single(dma_dev->dev, p, len, dir);
	if (dma_mapping_error(dma_dev->dev, phys_addr)) {
		dev_err(host->dev, "Failed to dma_map_single\n");
		goto err_buf;
	}

	if (is_read) {
		dma_src_addr = host->io_phys;
		dma_dst_addr = phys_addr;
	} else {
		dma_src_addr = phys_addr;
		dma_dst_addr = host->io_phys;
	}

	tx = dma_dev->device_prep_dma_memcpy(host->dma_chan, dma_dst_addr,
					     dma_src_addr, len, flags);
	if (!tx) {
		dev_err(host->dev, "Failed to prepare DMA memcpy\n");
		goto err_dma;
	}

	init_completion(&host->comp);
	tx->callback = dma_complete_func;
	tx->callback_param = &host->comp;

	cookie = tx->tx_submit(tx);
	if (dma_submit_error(cookie)) {
		dev_err(host->dev, "Failed to do DMA tx_submit\n");
		goto err_dma;
	}

	dma_async_issue_pending(host->dma_chan);
	wait_for_completion(&host->comp);

	err = 0;

err_dma:
	dma_unmap_single(dma_dev->dev, phys_addr, len, dir);
err_buf:
	if (err != 0)
		dev_warn(host->dev, "Fall back to CPU I/O\n");
	return err;
}

static void atmel_read_buf(struct mtd_info *mtd, u8 *buf, int len)
{
	struct nand_chip *chip = mtd->priv;
	struct atmel_nand_host *host = chip->priv;

270 271
	if (use_dma && len > mtd->oobsize)
		/* only use DMA for bigger than oob size: better performances */
272 273 274 275 276 277 278 279 280 281 282 283 284 285
		if (atmel_nand_dma_op(mtd, buf, len, 1) == 0)
			return;

	if (host->board->bus_width_16)
		atmel_read_buf16(mtd, buf, len);
	else
		atmel_read_buf8(mtd, buf, len);
}

static void atmel_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
{
	struct nand_chip *chip = mtd->priv;
	struct atmel_nand_host *host = chip->priv;

286 287
	if (use_dma && len > mtd->oobsize)
		/* only use DMA for bigger than oob size: better performances */
288 289 290 291 292 293 294 295 296
		if (atmel_nand_dma_op(mtd, (void *)buf, len, 0) == 0)
			return;

	if (host->board->bus_width_16)
		atmel_write_buf16(mtd, buf, len);
	else
		atmel_write_buf8(mtd, buf, len);
}

297 298 299 300 301 302 303 304 305
/*
 * Calculate HW ECC
 *
 * function called after a write
 *
 * mtd:        MTD block structure
 * dat:        raw data (unused)
 * ecc_code:   buffer for ECC
 */
306
static int atmel_nand_calculate(struct mtd_info *mtd,
307 308 309
		const u_char *dat, unsigned char *ecc_code)
{
	struct nand_chip *nand_chip = mtd->priv;
310
	struct atmel_nand_host *host = nand_chip->priv;
311 312 313
	unsigned int ecc_value;

	/* get the first 2 ECC bytes */
314
	ecc_value = ecc_readl(host->ecc, PR);
315

316 317
	ecc_code[0] = ecc_value & 0xFF;
	ecc_code[1] = (ecc_value >> 8) & 0xFF;
318 319

	/* get the last 2 ECC bytes */
320
	ecc_value = ecc_readl(host->ecc, NPR) & ATMEL_ECC_NPARITY;
321

322 323
	ecc_code[2] = ecc_value & 0xFF;
	ecc_code[3] = (ecc_value >> 8) & 0xFF;
324 325 326 327 328 329 330 331 332 333 334

	return 0;
}

/*
 * HW ECC read page function
 *
 * mtd:        mtd info structure
 * chip:       nand chip info structure
 * buf:        buffer to store read data
 */
335
static int atmel_nand_read_page(struct mtd_info *mtd,
336
		struct nand_chip *chip, uint8_t *buf, int page)
337 338 339 340 341 342 343 344 345
{
	int eccsize = chip->ecc.size;
	int eccbytes = chip->ecc.bytes;
	uint32_t *eccpos = chip->ecc.layout->eccpos;
	uint8_t *p = buf;
	uint8_t *oob = chip->oob_poi;
	uint8_t *ecc_pos;
	int stat;

346 347 348 349 350 351 352 353 354 355 356 357 358
	/*
	 * Errata: ALE is incorrectly wired up to the ECC controller
	 * on the AP7000, so it will include the address cycles in the
	 * ECC calculation.
	 *
	 * Workaround: Reset the parity registers before reading the
	 * actual data.
	 */
	if (cpu_is_at32ap7000()) {
		struct atmel_nand_host *host = chip->priv;
		ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
	}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
	/* read the page */
	chip->read_buf(mtd, p, eccsize);

	/* move to ECC position if needed */
	if (eccpos[0] != 0) {
		/* This only works on large pages
		 * because the ECC controller waits for
		 * NAND_CMD_RNDOUTSTART after the
		 * NAND_CMD_RNDOUT.
		 * anyway, for small pages, the eccpos[0] == 0
		 */
		chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
				mtd->writesize + eccpos[0], -1);
	}

	/* the ECC controller needs to read the ECC just after the data */
	ecc_pos = oob + eccpos[0];
	chip->read_buf(mtd, ecc_pos, eccbytes);

	/* check if there's an error */
	stat = chip->ecc.correct(mtd, p, oob, NULL);

	if (stat < 0)
		mtd->ecc_stats.failed++;
	else
		mtd->ecc_stats.corrected += stat;

	/* get back to oob start (end of page) */
	chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);

	/* read the oob */
	chip->read_buf(mtd, oob, mtd->oobsize);

	return 0;
}

/*
 * HW ECC Correction
 *
 * function called after a read
 *
 * mtd:        MTD block structure
 * dat:        raw data read from the chip
 * read_ecc:   ECC from the chip (unused)
 * isnull:     unused
 *
 * Detect and correct a 1 bit error for a page
 */
407
static int atmel_nand_correct(struct mtd_info *mtd, u_char *dat,
408 409 410
		u_char *read_ecc, u_char *isnull)
{
	struct nand_chip *nand_chip = mtd->priv;
411
	struct atmel_nand_host *host = nand_chip->priv;
412 413 414 415 416 417 418
	unsigned int ecc_status;
	unsigned int ecc_word, ecc_bit;

	/* get the status from the Status Register */
	ecc_status = ecc_readl(host->ecc, SR);

	/* if there's no error */
419
	if (likely(!(ecc_status & ATMEL_ECC_RECERR)))
420 421 422
		return 0;

	/* get error bit offset (4 bits) */
423
	ecc_bit = ecc_readl(host->ecc, PR) & ATMEL_ECC_BITADDR;
424
	/* get word address (12 bits) */
425
	ecc_word = ecc_readl(host->ecc, PR) & ATMEL_ECC_WORDADDR;
426 427 428
	ecc_word >>= 4;

	/* if there are multiple errors */
429
	if (ecc_status & ATMEL_ECC_MULERR) {
430 431
		/* check if it is a freshly erased block
		 * (filled with 0xff) */
432 433
		if ((ecc_bit == ATMEL_ECC_BITADDR)
				&& (ecc_word == (ATMEL_ECC_WORDADDR >> 4))) {
434 435 436 437 438 439
			/* the block has just been erased, return OK */
			return 0;
		}
		/* it doesn't seems to be a freshly
		 * erased block.
		 * We can't correct so many errors */
440
		dev_dbg(host->dev, "atmel_nand : multiple errors detected."
441 442 443 444 445
				" Unable to correct.\n");
		return -EIO;
	}

	/* if there's a single bit error : we can correct it */
446
	if (ecc_status & ATMEL_ECC_ECCERR) {
447 448 449
		/* there's nothing much to do here.
		 * the bit error is on the ECC itself.
		 */
450
		dev_dbg(host->dev, "atmel_nand : one bit error on ECC code."
451 452 453 454
				" Nothing to correct\n");
		return 0;
	}

455
	dev_dbg(host->dev, "atmel_nand : one bit error on data."
456 457 458 459 460 461 462 463 464 465 466
			" (word offset in the page :"
			" 0x%x bit offset : 0x%x)\n",
			ecc_word, ecc_bit);
	/* correct the error */
	if (nand_chip->options & NAND_BUSWIDTH_16) {
		/* 16 bits words */
		((unsigned short *) dat)[ecc_word] ^= (1 << ecc_bit);
	} else {
		/* 8 bits words */
		dat[ecc_word] ^= (1 << ecc_bit);
	}
467
	dev_dbg(host->dev, "atmel_nand : error corrected\n");
468 469 470 471
	return 1;
}

/*
472
 * Enable HW ECC : unused on most chips
473
 */
474 475 476 477 478 479 480 481
static void atmel_nand_hwctl(struct mtd_info *mtd, int mode)
{
	if (cpu_is_at32ap7000()) {
		struct nand_chip *nand_chip = mtd->priv;
		struct atmel_nand_host *host = nand_chip->priv;
		ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
	}
}
482

483
#ifdef CONFIG_MTD_CMDLINE_PARTS
484
static const char *part_probes[] = { "cmdlinepart", NULL };
485 486
#endif

A
Andrew Victor 已提交
487 488 489
/*
 * Probe for the NAND device.
 */
490
static int __init atmel_nand_probe(struct platform_device *pdev)
A
Andrew Victor 已提交
491
{
492
	struct atmel_nand_host *host;
A
Andrew Victor 已提交
493 494
	struct mtd_info *mtd;
	struct nand_chip *nand_chip;
495 496
	struct resource *regs;
	struct resource *mem;
A
Andrew Victor 已提交
497 498 499 500 501 502 503
	int res;

#ifdef CONFIG_MTD_PARTITIONS
	struct mtd_partition *partitions = NULL;
	int num_partitions = 0;
#endif

504 505 506 507 508 509
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		printk(KERN_ERR "atmel_nand: can't get I/O resource mem\n");
		return -ENXIO;
	}

A
Andrew Victor 已提交
510
	/* Allocate memory for the device structure (and zero it) */
511
	host = kzalloc(sizeof(struct atmel_nand_host), GFP_KERNEL);
A
Andrew Victor 已提交
512
	if (!host) {
513
		printk(KERN_ERR "atmel_nand: failed to allocate device structure.\n");
A
Andrew Victor 已提交
514 515 516
		return -ENOMEM;
	}

517 518
	host->io_phys = (dma_addr_t)mem->start;

519
	host->io_base = ioremap(mem->start, mem->end - mem->start + 1);
A
Andrew Victor 已提交
520
	if (host->io_base == NULL) {
521
		printk(KERN_ERR "atmel_nand: ioremap failed\n");
522 523
		res = -EIO;
		goto err_nand_ioremap;
A
Andrew Victor 已提交
524 525 526 527 528
	}

	mtd = &host->mtd;
	nand_chip = &host->nand_chip;
	host->board = pdev->dev.platform_data;
529
	host->dev = &pdev->dev;
A
Andrew Victor 已提交
530 531 532 533 534 535 536 537

	nand_chip->priv = host;		/* link the private data structures */
	mtd->priv = nand_chip;
	mtd->owner = THIS_MODULE;

	/* Set address of NAND IO lines */
	nand_chip->IO_ADDR_R = host->io_base;
	nand_chip->IO_ADDR_W = host->io_base;
538
	nand_chip->cmd_ctrl = atmel_nand_cmd_ctrl;
I
Ivan Kuten 已提交
539 540

	if (host->board->rdy_pin)
541
		nand_chip->dev_ready = atmel_nand_device_ready;
I
Ivan Kuten 已提交
542

543 544
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	if (!regs && hard_ecc) {
545
		printk(KERN_ERR "atmel_nand: can't get I/O resource "
546 547 548
				"regs\nFalling back on software ECC\n");
	}

A
Andrew Victor 已提交
549
	nand_chip->ecc.mode = NAND_ECC_SOFT;	/* enable ECC */
550 551 552 553 554
	if (no_ecc)
		nand_chip->ecc.mode = NAND_ECC_NONE;
	if (hard_ecc && regs) {
		host->ecc = ioremap(regs->start, regs->end - regs->start + 1);
		if (host->ecc == NULL) {
555
			printk(KERN_ERR "atmel_nand: ioremap failed\n");
556 557 558
			res = -EIO;
			goto err_ecc_ioremap;
		}
559
		nand_chip->ecc.mode = NAND_ECC_HW;
560 561 562 563
		nand_chip->ecc.calculate = atmel_nand_calculate;
		nand_chip->ecc.correct = atmel_nand_correct;
		nand_chip->ecc.hwctl = atmel_nand_hwctl;
		nand_chip->ecc.read_page = atmel_nand_read_page;
564 565 566
		nand_chip->ecc.bytes = 4;
	}

A
Andrew Victor 已提交
567 568
	nand_chip->chip_delay = 20;		/* 20us command delay time */

569
	if (host->board->bus_width_16)	/* 16-bit bus width */
570
		nand_chip->options |= NAND_BUSWIDTH_16;
571 572 573

	nand_chip->read_buf = atmel_read_buf;
	nand_chip->write_buf = atmel_write_buf;
574

A
Andrew Victor 已提交
575
	platform_set_drvdata(pdev, host);
576
	atmel_nand_enable(host);
A
Andrew Victor 已提交
577 578

	if (host->board->det_pin) {
579
		if (gpio_get_value(host->board->det_pin)) {
580
			printk(KERN_INFO "No SmartMedia card inserted.\n");
R
Roel Kluin 已提交
581
			res = -ENXIO;
582
			goto err_no_card;
A
Andrew Victor 已提交
583 584 585
		}
	}

586 587 588 589 590
	if (on_flash_bbt) {
		printk(KERN_INFO "atmel_nand: Use On Flash BBT\n");
		nand_chip->options |= NAND_USE_FLASH_BBT;
	}

591 592 593 594
	if (!cpu_has_dma())
		use_dma = 0;

	if (use_dma) {
595 596 597 598 599 600 601 602 603 604 605
		dma_cap_mask_t mask;

		dma_cap_zero(mask);
		dma_cap_set(DMA_MEMCPY, mask);
		host->dma_chan = dma_request_channel(mask, 0, NULL);
		if (!host->dma_chan) {
			dev_err(host->dev, "Failed to request DMA channel\n");
			use_dma = 0;
		}
	}
	if (use_dma)
606 607
		dev_info(host->dev, "Using %s for DMA transfers.\n",
					dma_chan_name(host->dma_chan));
608 609 610
	else
		dev_info(host->dev, "No DMA support for NAND access.\n");

611
	/* first scan to find the device and get the page size */
612
	if (nand_scan_ident(mtd, 1, NULL)) {
613
		res = -ENXIO;
614
		goto err_scan_ident;
615 616
	}

617
	if (nand_chip->ecc.mode == NAND_ECC_HW) {
618 619 620 621 622 623
		/* ECC is calculated for the whole page (1 step) */
		nand_chip->ecc.size = mtd->writesize;

		/* set ECC page size and oob layout */
		switch (mtd->writesize) {
		case 512:
624 625
			nand_chip->ecc.layout = &atmel_oobinfo_small;
			ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_528);
626 627
			break;
		case 1024:
628 629
			nand_chip->ecc.layout = &atmel_oobinfo_large;
			ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_1056);
630 631
			break;
		case 2048:
632 633
			nand_chip->ecc.layout = &atmel_oobinfo_large;
			ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_2112);
634 635
			break;
		case 4096:
636 637
			nand_chip->ecc.layout = &atmel_oobinfo_large;
			ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_4224);
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
			break;
		default:
			/* page size not handled by HW ECC */
			/* switching back to soft ECC */
			nand_chip->ecc.mode = NAND_ECC_SOFT;
			nand_chip->ecc.calculate = NULL;
			nand_chip->ecc.correct = NULL;
			nand_chip->ecc.hwctl = NULL;
			nand_chip->ecc.read_page = NULL;
			nand_chip->ecc.postpad = 0;
			nand_chip->ecc.prepad = 0;
			nand_chip->ecc.bytes = 0;
			break;
		}
	}

	/* second phase scan */
	if (nand_scan_tail(mtd)) {
A
Andrew Victor 已提交
656
		res = -ENXIO;
657
		goto err_scan_tail;
A
Andrew Victor 已提交
658 659 660
	}

#ifdef CONFIG_MTD_PARTITIONS
661
#ifdef CONFIG_MTD_CMDLINE_PARTS
662
	mtd->name = "atmel_nand";
663 664
	num_partitions = parse_mtd_partitions(mtd, part_probes,
					      &partitions, 0);
665
#endif
666 667 668
	if (num_partitions <= 0 && host->board->partition_info)
		partitions = host->board->partition_info(mtd->size,
							 &num_partitions);
A
Andrew Victor 已提交
669 670

	if ((!partitions) || (num_partitions == 0)) {
671
		printk(KERN_ERR "atmel_nand: No partitions defined, or unsupported device.\n");
R
Roel Kluin 已提交
672
		res = -ENXIO;
673
		goto err_no_partitions;
A
Andrew Victor 已提交
674 675 676 677 678 679 680 681 682 683
	}

	res = add_mtd_partitions(mtd, partitions, num_partitions);
#else
	res = add_mtd_device(mtd);
#endif

	if (!res)
		return res;

684
#ifdef CONFIG_MTD_PARTITIONS
685
err_no_partitions:
686
#endif
A
Andrew Victor 已提交
687
	nand_release(mtd);
688 689 690
err_scan_tail:
err_scan_ident:
err_no_card:
691
	atmel_nand_disable(host);
A
Andrew Victor 已提交
692
	platform_set_drvdata(pdev, NULL);
693 694
	if (host->dma_chan)
		dma_release_channel(host->dma_chan);
695 696 697
	if (host->ecc)
		iounmap(host->ecc);
err_ecc_ioremap:
A
Andrew Victor 已提交
698
	iounmap(host->io_base);
699
err_nand_ioremap:
A
Andrew Victor 已提交
700 701 702 703 704 705 706
	kfree(host);
	return res;
}

/*
 * Remove a NAND device.
 */
707
static int __exit atmel_nand_remove(struct platform_device *pdev)
A
Andrew Victor 已提交
708
{
709
	struct atmel_nand_host *host = platform_get_drvdata(pdev);
A
Andrew Victor 已提交
710 711 712 713
	struct mtd_info *mtd = &host->mtd;

	nand_release(mtd);

714
	atmel_nand_disable(host);
A
Andrew Victor 已提交
715

716 717
	if (host->ecc)
		iounmap(host->ecc);
718 719 720 721

	if (host->dma_chan)
		dma_release_channel(host->dma_chan);

A
Andrew Victor 已提交
722 723 724 725 726 727
	iounmap(host->io_base);
	kfree(host);

	return 0;
}

728
static struct platform_driver atmel_nand_driver = {
729
	.remove		= __exit_p(atmel_nand_remove),
A
Andrew Victor 已提交
730
	.driver		= {
731
		.name	= "atmel_nand",
A
Andrew Victor 已提交
732 733 734 735
		.owner	= THIS_MODULE,
	},
};

736
static int __init atmel_nand_init(void)
A
Andrew Victor 已提交
737
{
738
	return platform_driver_probe(&atmel_nand_driver, atmel_nand_probe);
A
Andrew Victor 已提交
739 740 741
}


742
static void __exit atmel_nand_exit(void)
A
Andrew Victor 已提交
743
{
744
	platform_driver_unregister(&atmel_nand_driver);
A
Andrew Victor 已提交
745 746 747
}


748 749
module_init(atmel_nand_init);
module_exit(atmel_nand_exit);
A
Andrew Victor 已提交
750 751 752

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Rick Bronson");
753
MODULE_DESCRIPTION("NAND/SmartMedia driver for AT91 / AVR32");
754
MODULE_ALIAS("platform:atmel_nand");