omap-mcbsp.c 22.1 KB
Newer Older
1 2 3 4 5
/*
 * omap-mcbsp.c  --  OMAP ALSA SoC DAI driver using McBSP port
 *
 * Copyright (C) 2008 Nokia Corporation
 *
6
 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
7
 *          Peter Ujfalusi <peter.ujfalusi@ti.com>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 * 02110-1301 USA
 *
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
28
#include <linux/pm_runtime.h>
29 30 31 32 33 34
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>

35 36
#include <plat/dma.h>
#include <plat/mcbsp.h>
37
#include "mcbsp.h"
38 39 40
#include "omap-mcbsp.h"
#include "omap-pcm.h"

41
#define OMAP_MCBSP_RATES	(SNDRV_PCM_RATE_8000_96000)
42

43 44 45 46 47 48 49 50
#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
	xhandler_get, xhandler_put) \
{	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
	.info = omap_mcbsp_st_info_volsw, \
	.get = xhandler_get, .put = xhandler_put, \
	.private_value = (unsigned long) &(struct soc_mixer_control) \
	{.min = xmin, .max = xmax} }

51 52 53 54 55 56 57 58 59
enum {
	OMAP_MCBSP_WORD_8 = 0,
	OMAP_MCBSP_WORD_12,
	OMAP_MCBSP_WORD_16,
	OMAP_MCBSP_WORD_20,
	OMAP_MCBSP_WORD_24,
	OMAP_MCBSP_WORD_32,
};

60 61 62 63
/*
 * Stream DMA parameters. DMA request line and port address are set runtime
 * since they are different between OMAP1 and later OMAPs
 */
64 65 66
static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
67
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
68
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
69
	struct omap_pcm_dma_data *dma_data;
70
	int words;
71

72
	dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
73

74 75 76 77 78 79 80 81 82 83 84
	/*
	 * Configure McBSP threshold based on either:
	 * packet_size, when the sDMA is in packet mode, or based on the
	 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
	 * for mono streams.
	 */
	if (dma_data->packet_size)
		words = dma_data->packet_size;
	else if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
		words = snd_pcm_lib_period_bytes(substream) /
						(mcbsp->wlen / 8);
85
	else
86
		words = 1;
87 88 89

	/* Configure McBSP internal buffer usage */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
90
		omap_mcbsp_set_tx_threshold(mcbsp, words);
91
	else
92
		omap_mcbsp_set_rx_threshold(mcbsp, words);
93 94
}

95 96 97 98 99 100 101
static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
				    struct snd_pcm_hw_rule *rule)
{
	struct snd_interval *buffer_size = hw_param_interval(params,
					SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
	struct snd_interval *channels = hw_param_interval(params,
					SNDRV_PCM_HW_PARAM_CHANNELS);
102
	struct omap_mcbsp *mcbsp = rule->private;
103 104 105 106
	struct snd_interval frames;
	int size;

	snd_interval_any(&frames);
107
	size = mcbsp->pdata->buffer_size;
108 109 110 111 112 113

	frames.min = size / channels->min;
	frames.integer = 1;
	return snd_interval_refine(buffer_size, &frames);
}

114
static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
115
				  struct snd_soc_dai *cpu_dai)
116
{
117
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
118 119
	int err = 0;

120
	if (!cpu_dai->active)
121
		err = omap_mcbsp_request(mcbsp);
122

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	/*
	 * OMAP3 McBSP FIFO is word structured.
	 * McBSP2 has 1024 + 256 = 1280 word long buffer,
	 * McBSP1,3,4,5 has 128 word long buffer
	 * This means that the size of the FIFO depends on the sample format.
	 * For example on McBSP3:
	 * 16bit samples: size is 128 * 2 = 256 bytes
	 * 32bit samples: size is 128 * 4 = 512 bytes
	 * It is simpler to place constraint for buffer and period based on
	 * channels.
	 * McBSP3 as example again (16 or 32 bit samples):
	 * 1 channel (mono): size is 128 frames (128 words)
	 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
	 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
	 */
138
	if (mcbsp->pdata->buffer_size) {
139
		/*
140
		* Rule for the buffer size. We should not allow
141 142
		* smaller buffer than the FIFO size to avoid underruns.
		* This applies only for the playback stream.
143
		*/
144 145 146 147 148 149
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
			snd_pcm_hw_rule_add(substream->runtime, 0,
					    SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
					    omap_mcbsp_hwrule_min_buffersize,
					    mcbsp,
					    SNDRV_PCM_HW_PARAM_CHANNELS, -1);
150

151 152 153
		/* Make sure, that the period size is always even */
		snd_pcm_hw_constraint_step(substream->runtime, 0,
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
154 155
	}

156 157 158
	return err;
}

159
static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
160
				    struct snd_soc_dai *cpu_dai)
161
{
162
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
163 164

	if (!cpu_dai->active) {
165
		omap_mcbsp_free(mcbsp);
166
		mcbsp->configured = 0;
167 168 169
	}
}

170
static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
171
				  struct snd_soc_dai *cpu_dai)
172
{
173
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
174
	int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
175 176 177 178 179

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
180
		mcbsp->active++;
181
		omap_mcbsp_start(mcbsp, play, !play);
182 183 184 185 186
		break;

	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
187
		omap_mcbsp_stop(mcbsp, play, !play);
188
		mcbsp->active--;
189 190 191 192 193 194 195 196
		break;
	default:
		err = -EINVAL;
	}

	return err;
}

197 198 199 200 201
static snd_pcm_sframes_t omap_mcbsp_dai_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
202
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
203
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
204 205 206 207
	u16 fifo_use;
	snd_pcm_sframes_t delay;

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
208
		fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
209
	else
210
		fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
211 212 213 214 215 216 217 218 219 220 221

	/*
	 * Divide the used locations with the channel count to get the
	 * FIFO usage in samples (don't care about partial samples in the
	 * buffer).
	 */
	delay = fifo_use / substream->runtime->channels;

	return delay;
}

222
static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
223
				    struct snd_pcm_hw_params *params,
224
				    struct snd_soc_dai *cpu_dai)
225
{
226
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
227
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
228
	struct omap_pcm_dma_data *dma_data;
229
	int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
230
	int pkt_size = 0;
231
	unsigned int format, div, framesize, master;
232

233
	dma_data = &mcbsp->dma_data[substream->stream];
234
	channels = params_channels(params);
235

236 237
	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
238
		dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
239
		wlen = 16;
240 241
		break;
	case SNDRV_PCM_FORMAT_S32_LE:
242
		dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
243
		wlen = 32;
244 245 246 247
		break;
	default:
		return -EINVAL;
	}
248
	if (mcbsp->pdata->buffer_size) {
249
		dma_data->set_threshold = omap_mcbsp_set_threshold;
250
		if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
251 252 253 254
			int period_words, max_thrsh;

			period_words = params_period_bytes(params) / (wlen / 8);
			if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
255
				max_thrsh = mcbsp->max_tx_thres;
256
			else
257
				max_thrsh = mcbsp->max_rx_thres;
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
			/*
			 * If the period contains less or equal number of words,
			 * we are using the original threshold mode setup:
			 * McBSP threshold = sDMA frame size = period_size
			 * Otherwise we switch to sDMA packet mode:
			 * McBSP threshold = sDMA packet size
			 * sDMA frame size = period size
			 */
			if (period_words > max_thrsh) {
				int divider = 0;

				/*
				 * Look for the biggest threshold value, which
				 * divides the period size evenly.
				 */
				divider = period_words / max_thrsh;
				if (period_words % max_thrsh)
					divider++;
				while (period_words % divider &&
					divider < period_words)
					divider++;
				if (divider == period_words)
					return -EINVAL;

				pkt_size = period_words / divider;
				sync_mode = OMAP_DMA_SYNC_PACKET;
			} else {
				sync_mode = OMAP_DMA_SYNC_FRAME;
			}
287 288 289 290
		} else if (channels > 1) {
			/* Use packet mode for non mono streams */
			pkt_size = channels;
			sync_mode = OMAP_DMA_SYNC_PACKET;
291
		}
292 293 294
	}

	dma_data->sync_mode = sync_mode;
295
	dma_data->packet_size = pkt_size;
296

297
	snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
298

299
	if (mcbsp->configured) {
300 301 302 303
		/* McBSP already configured by another stream */
		return 0;
	}

304 305 306 307
	regs->rcr2	&= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
	regs->xcr2	&= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
	regs->rcr1	&= ~(RFRLEN1(0x7f) | RWDLEN1(7));
	regs->xcr1	&= ~(XFRLEN1(0x7f) | XWDLEN1(7));
308
	format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
309
	wpf = channels;
310 311
	if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
			      format == SND_SOC_DAIFMT_LEFT_J)) {
312 313 314 315 316 317 318
		/* Use dual-phase frames */
		regs->rcr2	|= RPHASE;
		regs->xcr2	|= XPHASE;
		/* Set 1 word per (McBSP) frame for phase1 and phase2 */
		wpf--;
		regs->rcr2	|= RFRLEN2(wpf - 1);
		regs->xcr2	|= XFRLEN2(wpf - 1);
319 320
	}

321 322 323
	regs->rcr1	|= RFRLEN1(wpf - 1);
	regs->xcr1	|= XFRLEN1(wpf - 1);

324 325 326 327 328 329 330 331
	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
		/* Set word lengths */
		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_16);
		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_16);
		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_16);
		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_16);
		break;
332 333 334 335 336 337 338
	case SNDRV_PCM_FORMAT_S32_LE:
		/* Set word lengths */
		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_32);
		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_32);
		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_32);
		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_32);
		break;
339 340 341 342 343
	default:
		/* Unsupported PCM format */
		return -EINVAL;
	}

344 345
	/* In McBSP master modes, FRAME (i.e. sample rate) is generated
	 * by _counting_ BCLKs. Calculate frame size in BCLKs */
346
	master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
347
	if (master ==	SND_SOC_DAIFMT_CBS_CFS) {
348 349
		div = mcbsp->clk_div ? mcbsp->clk_div : 1;
		framesize = (mcbsp->in_freq / div) / params_rate(params);
350 351 352 353 354 355 356 357 358

		if (framesize < wlen * channels) {
			printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
					"channels\n", __func__);
			return -EINVAL;
		}
	} else
		framesize = wlen * channels;

359
	/* Set FS period and length in terms of bit clock periods */
360 361
	regs->srgr2	&= ~FPER(0xfff);
	regs->srgr1	&= ~FWID(0xff);
362
	switch (format) {
363
	case SND_SOC_DAIFMT_I2S:
364
	case SND_SOC_DAIFMT_LEFT_J:
365 366
		regs->srgr2	|= FPER(framesize - 1);
		regs->srgr1	|= FWID((framesize >> 1) - 1);
367
		break;
368
	case SND_SOC_DAIFMT_DSP_A:
369
	case SND_SOC_DAIFMT_DSP_B:
370
		regs->srgr2	|= FPER(framesize - 1);
371
		regs->srgr1	|= FWID(0);
372 373 374
		break;
	}

375 376 377
	omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
	mcbsp->wlen = wlen;
	mcbsp->configured = 1;
378 379 380 381 382 383 384 385

	return 0;
}

/*
 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
 * cache is initialized here
 */
386
static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
387 388
				      unsigned int fmt)
{
389
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
390
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
391
	bool inv_fs = false;
392

393
	if (mcbsp->configured)
394 395
		return 0;

396
	mcbsp->fmt = fmt;
397 398 399 400
	memset(regs, 0, sizeof(*regs));
	/* Generic McBSP register settings */
	regs->spcr2	|= XINTM(3) | FREE;
	regs->spcr1	|= RINTM(3);
401
	/* RFIG and XFIG are not defined in 34xx */
402
	if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
403 404 405
		regs->rcr2	|= RFIG;
		regs->xcr2	|= XFIG;
	}
406
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
407 408
		regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
		regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
409
	}
410 411 412 413 414 415 416

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		/* 1-bit data delay */
		regs->rcr2	|= RDATDLY(1);
		regs->xcr2	|= XDATDLY(1);
		break;
417 418 419 420 421 422
	case SND_SOC_DAIFMT_LEFT_J:
		/* 0-bit data delay */
		regs->rcr2	|= RDATDLY(0);
		regs->xcr2	|= XDATDLY(0);
		regs->spcr1	|= RJUST(2);
		/* Invert FS polarity configuration */
423
		inv_fs = true;
424
		break;
425 426 427 428 429
	case SND_SOC_DAIFMT_DSP_A:
		/* 1-bit data delay */
		regs->rcr2      |= RDATDLY(1);
		regs->xcr2      |= XDATDLY(1);
		/* Invert FS polarity configuration */
430
		inv_fs = true;
431
		break;
432
	case SND_SOC_DAIFMT_DSP_B:
433 434 435
		/* 0-bit data delay */
		regs->rcr2      |= RDATDLY(0);
		regs->xcr2      |= XDATDLY(0);
436
		/* Invert FS polarity configuration */
437
		inv_fs = true;
438
		break;
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
	default:
		/* Unsupported data format */
		return -EINVAL;
	}

	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* McBSP master. Set FS and bit clocks as outputs */
		regs->pcr0	|= FSXM | FSRM |
				   CLKXM | CLKRM;
		/* Sample rate generator drives the FS */
		regs->srgr2	|= FSGM;
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
		/* McBSP slave */
		break;
	default:
		/* Unsupported master/slave configuration */
		return -EINVAL;
	}

	/* Set bit clock (CLKX/CLKR) and FS polarities */
461
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	case SND_SOC_DAIFMT_NB_NF:
		/*
		 * Normal BCLK + FS.
		 * FS active low. TX data driven on falling edge of bit clock
		 * and RX data sampled on rising edge of bit clock.
		 */
		regs->pcr0	|= FSXP | FSRP |
				   CLKXP | CLKRP;
		break;
	case SND_SOC_DAIFMT_NB_IF:
		regs->pcr0	|= CLKXP | CLKRP;
		break;
	case SND_SOC_DAIFMT_IB_NF:
		regs->pcr0	|= FSXP | FSRP;
		break;
	case SND_SOC_DAIFMT_IB_IF:
		break;
	default:
		return -EINVAL;
	}
482 483
	if (inv_fs == true)
		regs->pcr0 ^= FSXP | FSRP;
484 485 486 487

	return 0;
}

488
static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
489 490
				     int div_id, int div)
{
491
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
492
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
493 494 495 496

	if (div_id != OMAP_MCBSP_CLKGDV)
		return -ENODEV;

497
	mcbsp->clk_div = div;
498
	regs->srgr1	&= ~CLKGDV(0xff);
499 500 501 502 503
	regs->srgr1	|= CLKGDV(div - 1);

	return 0;
}

504
static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
505 506 507
					 int clk_id, unsigned int freq,
					 int dir)
{
508
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
509
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
510 511
	int err = 0;

512 513
	if (mcbsp->active) {
		if (freq == mcbsp->in_freq)
514 515 516
			return 0;
		else
			return -EBUSY;
517
	}
518

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
	if (clk_id == OMAP_MCBSP_SYSCLK_CLK ||
	    clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK ||
	    clk_id == OMAP_MCBSP_SYSCLK_CLKS_EXT ||
	    clk_id == OMAP_MCBSP_SYSCLK_CLKX_EXT ||
	    clk_id == OMAP_MCBSP_SYSCLK_CLKR_EXT) {
		mcbsp->in_freq = freq;
		regs->srgr2	&= ~CLKSM;
		regs->pcr0	&= ~SCLKME;
	} else if (cpu_class_is_omap1()) {
		/*
		 * McBSP CLKR/FSR signal muxing functions are only available on
		 * OMAP2 or newer versions
		 */
		return -EINVAL;
	}
534

535 536 537 538 539
	switch (clk_id) {
	case OMAP_MCBSP_SYSCLK_CLK:
		regs->srgr2	|= CLKSM;
		break;
	case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
540 541 542 543
		if (cpu_class_is_omap1()) {
			err = -EINVAL;
			break;
		}
544
		err = omap2_mcbsp_set_clks_src(mcbsp,
545 546
					       MCBSP_CLKS_PRCM_SRC);
		break;
547
	case OMAP_MCBSP_SYSCLK_CLKS_EXT:
548 549 550 551
		if (cpu_class_is_omap1()) {
			err = 0;
			break;
		}
552
		err = omap2_mcbsp_set_clks_src(mcbsp,
553
					       MCBSP_CLKS_PAD_SRC);
554 555 556 557 558 559 560
		break;

	case OMAP_MCBSP_SYSCLK_CLKX_EXT:
		regs->srgr2	|= CLKSM;
	case OMAP_MCBSP_SYSCLK_CLKR_EXT:
		regs->pcr0	|= SCLKME;
		break;
561

562

563
	case OMAP_MCBSP_CLKR_SRC_CLKR:
564
		err = omap_mcbsp_6pin_src_mux(mcbsp, CLKR_SRC_CLKR);
565
		break;
566
	case OMAP_MCBSP_CLKR_SRC_CLKX:
567
		err = omap_mcbsp_6pin_src_mux(mcbsp, CLKR_SRC_CLKX);
568
		break;
569
	case OMAP_MCBSP_FSR_SRC_FSR:
570
		err = omap_mcbsp_6pin_src_mux(mcbsp, FSR_SRC_FSR);
571
		break;
572
	case OMAP_MCBSP_FSR_SRC_FSX:
573
		err = omap_mcbsp_6pin_src_mux(mcbsp, FSR_SRC_FSX);
574
		break;
575 576 577 578 579 580 581
	default:
		err = -ENODEV;
	}

	return err;
}

582
static const struct snd_soc_dai_ops mcbsp_dai_ops = {
583 584 585
	.startup	= omap_mcbsp_dai_startup,
	.shutdown	= omap_mcbsp_dai_shutdown,
	.trigger	= omap_mcbsp_dai_trigger,
586
	.delay		= omap_mcbsp_dai_delay,
587 588 589 590 591 592
	.hw_params	= omap_mcbsp_dai_hw_params,
	.set_fmt	= omap_mcbsp_dai_set_dai_fmt,
	.set_clkdiv	= omap_mcbsp_dai_set_clkdiv,
	.set_sysclk	= omap_mcbsp_dai_set_dai_sysclk,
};

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static int omap_mcbsp_probe(struct snd_soc_dai *dai)
{
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);

	pm_runtime_enable(mcbsp->dev);

	return 0;
}

static int omap_mcbsp_remove(struct snd_soc_dai *dai)
{
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);

	pm_runtime_disable(mcbsp->dev);

	return 0;
}

611
static struct snd_soc_dai_driver omap_mcbsp_dai = {
612 613
	.probe = omap_mcbsp_probe,
	.remove = omap_mcbsp_remove,
614 615 616 617 618 619 620 621 622 623 624 625 626
	.playback = {
		.channels_min = 1,
		.channels_max = 16,
		.rates = OMAP_MCBSP_RATES,
		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
	},
	.capture = {
		.channels_min = 1,
		.channels_max = 16,
		.rates = OMAP_MCBSP_RATES,
		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
	},
	.ops = &mcbsp_dai_ops,
627
};
628

629
static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
630 631 632 633 634 635 636 637 638 639 640 641 642 643
			struct snd_ctl_elem_info *uinfo)
{
	struct soc_mixer_control *mc =
		(struct soc_mixer_control *)kcontrol->private_value;
	int max = mc->max;
	int min = mc->min;

	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
	uinfo->count = 1;
	uinfo->value.integer.min = min;
	uinfo->value.integer.max = max;
	return 0;
}

644
#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel)			\
645
static int								\
646
omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc,	\
647 648
					struct snd_ctl_elem_value *uc)	\
{									\
649 650
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
651 652 653 654 655 656 657 658 659 660
	struct soc_mixer_control *mc =					\
		(struct soc_mixer_control *)kc->private_value;		\
	int max = mc->max;						\
	int min = mc->min;						\
	int val = uc->value.integer.value[0];				\
									\
	if (val < min || val > max)					\
		return -EINVAL;						\
									\
	/* OMAP McBSP implementation uses index values 0..4 */		\
661
	return omap_st_set_chgain(mcbsp, channel, val);			\
662 663
}

664
#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel)			\
665
static int								\
666
omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc,	\
667 668
					struct snd_ctl_elem_value *uc)	\
{									\
669 670
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
671 672
	s16 chgain;							\
									\
673
	if (omap_st_get_chgain(mcbsp, channel, &chgain))		\
674 675 676 677 678 679
		return -EAGAIN;						\
									\
	uc->value.integer.value[0] = chgain;				\
	return 0;							\
}

680 681 682 683
OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
684 685 686 687

static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
				struct snd_ctl_elem_value *ucontrol)
{
688 689
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
690 691
	u8 value = ucontrol->value.integer.value[0];

692
	if (value == omap_st_is_enabled(mcbsp))
693 694 695
		return 0;

	if (value)
696
		omap_st_enable(mcbsp);
697
	else
698
		omap_st_disable(mcbsp);
699 700 701 702 703 704 705

	return 1;
}

static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
				struct snd_ctl_elem_value *ucontrol)
{
706 707
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
708

709
	ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
710 711 712 713 714 715 716 717
	return 0;
}

static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
	SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
			omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
	OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
				      -32768, 32767,
718 719
				      omap_mcbsp_get_st_ch0_volume,
				      omap_mcbsp_set_st_ch0_volume),
720 721
	OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
				      -32768, 32767,
722 723
				      omap_mcbsp_get_st_ch1_volume,
				      omap_mcbsp_set_st_ch1_volume),
724 725 726 727 728 729 730
};

static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
	SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
			omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
	OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
				      -32768, 32767,
731 732
				      omap_mcbsp_get_st_ch0_volume,
				      omap_mcbsp_set_st_ch0_volume),
733 734
	OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
				      -32768, 32767,
735 736
				      omap_mcbsp_get_st_ch1_volume,
				      omap_mcbsp_set_st_ch1_volume),
737 738
};

739
int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
740
{
741 742 743 744
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);

	if (!mcbsp->st_data)
745 746
		return -ENODEV;

747 748 749 750
	switch (cpu_dai->id) {
	case 2: /* McBSP 2 */
		return snd_soc_add_dai_controls(cpu_dai,
					omap_mcbsp2_st_controls,
751
					ARRAY_SIZE(omap_mcbsp2_st_controls));
752 753 754
	case 3: /* McBSP 3 */
		return snd_soc_add_dai_controls(cpu_dai,
					omap_mcbsp3_st_controls,
755 756 757 758 759 760 761 762 763
					ARRAY_SIZE(omap_mcbsp3_st_controls));
	default:
		break;
	}

	return -EINVAL;
}
EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);

764 765
static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
{
766 767
	struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
	struct omap_mcbsp *mcbsp;
768 769
	int ret;

770 771 772 773 774 775 776 777 778 779 780 781 782 783
	if (!pdata) {
		dev_err(&pdev->dev, "missing platform data.\n");
		return -EINVAL;
	}
	mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp)
		return -ENOMEM;

	mcbsp->id = pdev->id;
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
	platform_set_drvdata(pdev, mcbsp);

	ret = omap_mcbsp_init(pdev);
784 785 786 787
	if (!ret)
		return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);

	return ret;
788 789 790 791
}

static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
{
792 793
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);

794
	snd_soc_unregister_dai(&pdev->dev);
795 796 797 798 799 800 801 802 803 804

	if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(mcbsp->id);

	omap_mcbsp_sysfs_remove(mcbsp);

	clk_put(mcbsp->fclk);

	platform_set_drvdata(pdev, NULL);

805 806 807 808 809
	return 0;
}

static struct platform_driver asoc_mcbsp_driver = {
	.driver = {
810
			.name = "omap-mcbsp",
811 812 813 814 815 816 817
			.owner = THIS_MODULE,
	},

	.probe = asoc_mcbsp_probe,
	.remove = __devexit_p(asoc_mcbsp_remove),
};

818
module_platform_driver(asoc_mcbsp_driver);
M
Mark Brown 已提交
819

820
MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
821 822
MODULE_DESCRIPTION("OMAP I2S SoC Interface");
MODULE_LICENSE("GPL");
823
MODULE_ALIAS("platform:omap-mcbsp");