cx23885-dvb.c 37.9 KB
Newer Older
1 2 3
/*
 *  Driver for the Conexant CX23885 PCIe bridge
 *
4
 *  Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software
 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
#include <linux/fs.h>
#include <linux/kthread.h>
#include <linux/file.h>
#include <linux/suspend.h>

#include "cx23885.h"
#include <media/v4l2-common.h>

33
#include "dvb_ca_en50221.h"
34
#include "s5h1409.h"
35
#include "s5h1411.h"
36
#include "mt2131.h"
37
#include "tda8290.h"
38
#include "tda18271.h"
39
#include "lgdt330x.h"
40
#include "xc4000.h"
41
#include "xc5000.h"
42
#include "max2165.h"
43
#include "tda10048.h"
44
#include "tuner-xc2028.h"
45
#include "tuner-simple.h"
46 47
#include "dib7000p.h"
#include "dibx000_common.h"
48
#include "zl10353.h"
49
#include "stv0900.h"
50
#include "stv0900_reg.h"
51 52
#include "stv6110.h"
#include "lnbh24.h"
53
#include "cx24116.h"
54
#include "cimax2.h"
55
#include "lgs8gxx.h"
56 57
#include "netup-eeprom.h"
#include "netup-init.h"
58
#include "lgdt3305.h"
59
#include "atbm8830.h"
60 61
#include "ds3000.h"
#include "cx23885-f300.h"
62 63
#include "altera-ci.h"
#include "stv0367.h"
64 65
#include "drxk.h"
#include "mt2063.h"
66 67 68
#include "stv090x.h"
#include "stb6100.h"
#include "stb6100_cfg.h"
69

70
static unsigned int debug;
71

72 73 74 75
#define dprintk(level, fmt, arg...)\
	do { if (debug >= level)\
		printk(KERN_DEBUG "%s/0: " fmt, dev->name, ## arg);\
	} while (0)
76 77 78

/* ------------------------------------------------------------------ */

79 80 81 82
static unsigned int alt_tuner;
module_param(alt_tuner, int, 0644);
MODULE_PARM_DESC(alt_tuner, "Enable alternate tuner configuration");

83 84
DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);

85 86
/* ------------------------------------------------------------------ */

87 88 89 90 91 92 93 94 95 96 97 98 99
static int dvb_buf_setup(struct videobuf_queue *q,
			 unsigned int *count, unsigned int *size)
{
	struct cx23885_tsport *port = q->priv_data;

	port->ts_packet_size  = 188 * 4;
	port->ts_packet_count = 32;

	*size  = port->ts_packet_size * port->ts_packet_count;
	*count = 32;
	return 0;
}

100 101
static int dvb_buf_prepare(struct videobuf_queue *q,
			   struct videobuf_buffer *vb, enum v4l2_field field)
102 103
{
	struct cx23885_tsport *port = q->priv_data;
104
	return cx23885_buf_prepare(q, port, (struct cx23885_buffer *)vb, field);
105 106 107 108 109
}

static void dvb_buf_queue(struct videobuf_queue *q, struct videobuf_buffer *vb)
{
	struct cx23885_tsport *port = q->priv_data;
110
	cx23885_buf_queue(port, (struct cx23885_buffer *)vb);
111 112
}

113 114
static void dvb_buf_release(struct videobuf_queue *q,
			    struct videobuf_buffer *vb)
115
{
116
	cx23885_free_buffer(q, (struct cx23885_buffer *)vb);
117 118
}

119 120
static int cx23885_dvb_set_frontend(struct dvb_frontend *fe);

121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void cx23885_dvb_gate_ctrl(struct cx23885_tsport  *port, int open)
{
	struct videobuf_dvb_frontends *f;
	struct videobuf_dvb_frontend *fe;

	f = &port->frontends;

	if (f->gate <= 1) /* undefined or fe0 */
		fe = videobuf_dvb_get_frontend(f, 1);
	else
		fe = videobuf_dvb_get_frontend(f, f->gate);

	if (fe && fe->dvb.frontend && fe->dvb.frontend->ops.i2c_gate_ctrl)
		fe->dvb.frontend->ops.i2c_gate_ctrl(fe->dvb.frontend, open);
135 136 137 138 139 140

	/*
	 * FIXME: Improve this path to avoid calling the
	 * cx23885_dvb_set_frontend() every time it passes here.
	 */
	cx23885_dvb_set_frontend(fe->dvb.frontend);
141 142
}

143 144 145 146 147 148 149
static struct videobuf_queue_ops dvb_qops = {
	.buf_setup    = dvb_buf_setup,
	.buf_prepare  = dvb_buf_prepare,
	.buf_queue    = dvb_buf_queue,
	.buf_release  = dvb_buf_release,
};

150
static struct s5h1409_config hauppauge_generic_config = {
151 152 153
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_ON,
154
	.qam_if        = 44000,
155
	.inversion     = S5H1409_INVERSION_OFF,
156 157
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
158 159
};

160 161 162 163
static struct tda10048_config hauppauge_hvr1200_config = {
	.demod_address    = 0x10 >> 1,
	.output_mode      = TDA10048_SERIAL_OUTPUT,
	.fwbulkwritelen   = TDA10048_BULKWRITE_200,
164
	.inversion        = TDA10048_INVERSION_ON,
165 166 167
	.dtv6_if_freq_khz = TDA10048_IF_3300,
	.dtv7_if_freq_khz = TDA10048_IF_3800,
	.dtv8_if_freq_khz = TDA10048_IF_4300,
168
	.clk_freq_khz     = TDA10048_CLK_16000,
169 170
};

171 172 173 174 175
static struct tda10048_config hauppauge_hvr1210_config = {
	.demod_address    = 0x10 >> 1,
	.output_mode      = TDA10048_SERIAL_OUTPUT,
	.fwbulkwritelen   = TDA10048_BULKWRITE_200,
	.inversion        = TDA10048_INVERSION_ON,
176 177 178
	.dtv6_if_freq_khz = TDA10048_IF_3300,
	.dtv7_if_freq_khz = TDA10048_IF_3500,
	.dtv8_if_freq_khz = TDA10048_IF_4000,
179 180 181
	.clk_freq_khz     = TDA10048_CLK_16000,
};

182 183 184 185 186 187
static struct s5h1409_config hauppauge_ezqam_config = {
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_OFF,
	.qam_if        = 4000,
	.inversion     = S5H1409_INVERSION_ON,
188 189
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
190 191
};

192
static struct s5h1409_config hauppauge_hvr1800lp_config = {
193 194 195
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_OFF,
196
	.qam_if        = 44000,
197
	.inversion     = S5H1409_INVERSION_OFF,
198 199
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
200 201
};

202 203 204 205 206
static struct s5h1409_config hauppauge_hvr1500_config = {
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_OFF,
	.inversion     = S5H1409_INVERSION_OFF,
207 208
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
209 210
};

211
static struct mt2131_config hauppauge_generic_tunerconfig = {
212 213 214
	0x61
};

215 216 217 218 219 220
static struct lgdt330x_config fusionhdtv_5_express = {
	.demod_address = 0x0e,
	.demod_chip = LGDT3303,
	.serial_mpeg = 0x40,
};

221 222 223 224 225 226
static struct s5h1409_config hauppauge_hvr1500q_config = {
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_ON,
	.qam_if        = 44000,
	.inversion     = S5H1409_INVERSION_OFF,
227 228
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
229 230
};

231 232 233 234 235 236 237 238 239 240
static struct s5h1409_config dvico_s5h1409_config = {
	.demod_address = 0x32 >> 1,
	.output_mode   = S5H1409_SERIAL_OUTPUT,
	.gpio          = S5H1409_GPIO_ON,
	.qam_if        = 44000,
	.inversion     = S5H1409_INVERSION_OFF,
	.status_mode   = S5H1409_DEMODLOCKING,
	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
};

241 242 243 244 245 246 247 248 249 250
static struct s5h1411_config dvico_s5h1411_config = {
	.output_mode   = S5H1411_SERIAL_OUTPUT,
	.gpio          = S5H1411_GPIO_ON,
	.qam_if        = S5H1411_IF_44000,
	.vsb_if        = S5H1411_IF_44000,
	.inversion     = S5H1411_INVERSION_OFF,
	.status_mode   = S5H1411_DEMODLOCKING,
	.mpeg_timing   = S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
};

251 252 253 254 255 256 257 258 259 260
static struct s5h1411_config hcw_s5h1411_config = {
	.output_mode   = S5H1411_SERIAL_OUTPUT,
	.gpio          = S5H1411_GPIO_OFF,
	.vsb_if        = S5H1411_IF_44000,
	.qam_if        = S5H1411_IF_4000,
	.inversion     = S5H1411_INVERSION_ON,
	.status_mode   = S5H1411_DEMODLOCKING,
	.mpeg_timing   = S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
};

261
static struct xc5000_config hauppauge_hvr1500q_tunerconfig = {
262 263
	.i2c_address      = 0x61,
	.if_khz           = 5380,
264 265
};

266 267 268 269 270
static struct xc5000_config dvico_xc5000_tunerconfig = {
	.i2c_address      = 0x64,
	.if_khz           = 5380,
};

271 272 273 274
static struct tda829x_config tda829x_no_probe = {
	.probe_tuner = TDA829X_DONT_PROBE,
};

275
static struct tda18271_std_map hauppauge_tda18271_std_map = {
276 277 278 279
	.atsc_6   = { .if_freq = 5380, .agc_mode = 3, .std = 3,
		      .if_lvl = 6, .rfagc_top = 0x37 },
	.qam_6    = { .if_freq = 4000, .agc_mode = 3, .std = 0,
		      .if_lvl = 6, .rfagc_top = 0x37 },
280 281
};

282 283 284 285 286 287 288 289 290
static struct tda18271_std_map hauppauge_hvr1200_tda18271_std_map = {
	.dvbt_6   = { .if_freq = 3300, .agc_mode = 3, .std = 4,
		      .if_lvl = 1, .rfagc_top = 0x37, },
	.dvbt_7   = { .if_freq = 3800, .agc_mode = 3, .std = 5,
		      .if_lvl = 1, .rfagc_top = 0x37, },
	.dvbt_8   = { .if_freq = 4300, .agc_mode = 3, .std = 6,
		      .if_lvl = 1, .rfagc_top = 0x37, },
};

291 292 293
static struct tda18271_config hauppauge_tda18271_config = {
	.std_map = &hauppauge_tda18271_std_map,
	.gate    = TDA18271_GATE_ANALOG,
294
	.output_opt = TDA18271_OUTPUT_LT_OFF,
295 296
};

297
static struct tda18271_config hauppauge_hvr1200_tuner_config = {
298
	.std_map = &hauppauge_hvr1200_tda18271_std_map,
299
	.gate    = TDA18271_GATE_ANALOG,
300
	.output_opt = TDA18271_OUTPUT_LT_OFF,
301 302
};

303 304
static struct tda18271_config hauppauge_hvr1210_tuner_config = {
	.gate    = TDA18271_GATE_DIGITAL,
305
	.output_opt = TDA18271_OUTPUT_LT_OFF,
306 307
};

308
static struct tda18271_std_map hauppauge_hvr127x_std_map = {
309 310 311 312 313 314
	.atsc_6   = { .if_freq = 3250, .agc_mode = 3, .std = 4,
		      .if_lvl = 1, .rfagc_top = 0x58 },
	.qam_6    = { .if_freq = 4000, .agc_mode = 3, .std = 5,
		      .if_lvl = 1, .rfagc_top = 0x58 },
};

315 316
static struct tda18271_config hauppauge_hvr127x_config = {
	.std_map = &hauppauge_hvr127x_std_map,
317
	.output_opt = TDA18271_OUTPUT_LT_OFF,
318 319
};

320
static struct lgdt3305_config hauppauge_lgdt3305_config = {
321 322 323 324 325 326 327 328 329 330
	.i2c_addr           = 0x0e,
	.mpeg_mode          = LGDT3305_MPEG_SERIAL,
	.tpclk_edge         = LGDT3305_TPCLK_FALLING_EDGE,
	.tpvalid_polarity   = LGDT3305_TP_VALID_HIGH,
	.deny_i2c_rptr      = 1,
	.spectral_inversion = 1,
	.qam_if_khz         = 4000,
	.vsb_if_khz         = 3250,
};

331
static struct dibx000_agc_config xc3028_agc_config = {
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
	BAND_VHF | BAND_UHF,	/* band_caps */

	/* P_agc_use_sd_mod1=0, P_agc_use_sd_mod2=0, P_agc_freq_pwm_div=0,
	 * P_agc_inv_pwm1=0, P_agc_inv_pwm2=0,
	 * P_agc_inh_dc_rv_est=0, P_agc_time_est=3, P_agc_freeze=0,
	 * P_agc_nb_est=2, P_agc_write=0
	 */
	(0 << 15) | (0 << 14) | (0 << 11) | (0 << 10) | (0 << 9) | (0 << 8) |
		(3 << 5) | (0 << 4) | (2 << 1) | (0 << 0), /* setup */

	712,	/* inv_gain */
	21,	/* time_stabiliz */

	0,	/* alpha_level */
	118,	/* thlock */

	0,	/* wbd_inv */
	2867,	/* wbd_ref */
	0,	/* wbd_sel */
	2,	/* wbd_alpha */

	0,	/* agc1_max */
	0,	/* agc1_min */
	39718,	/* agc2_max */
	9930,	/* agc2_min */
	0,	/* agc1_pt1 */
	0,	/* agc1_pt2 */
	0,	/* agc1_pt3 */
	0,	/* agc1_slope1 */
	0,	/* agc1_slope2 */
	0,	/* agc2_pt1 */
	128,	/* agc2_pt2 */
	29,	/* agc2_slope1 */
	29,	/* agc2_slope2 */

	17,	/* alpha_mant */
	27,	/* alpha_exp */
	23,	/* beta_mant */
	51,	/* beta_exp */

	1,	/* perform_agc_softsplit */
};

/* PLL Configuration for COFDM BW_MHz = 8.000000
 * With external clock = 30.000000 */
377
static struct dibx000_bandwidth_config xc3028_bw_config = {
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	60000,	/* internal */
	30000,	/* sampling */
	1,	/* pll_cfg: prediv */
	8,	/* pll_cfg: ratio */
	3,	/* pll_cfg: range */
	1,	/* pll_cfg: reset */
	0,	/* pll_cfg: bypass */
	0,	/* misc: refdiv */
	0,	/* misc: bypclk_div */
	1,	/* misc: IO_CLK_en_core */
	1,	/* misc: ADClkSrc */
	0,	/* misc: modulo */
	(3 << 14) | (1 << 12) | (524 << 0), /* sad_cfg: refsel, sel, freq_15k */
	(1 << 25) | 5816102, /* ifreq = 5.200000 MHz */
	20452225, /* timf */
	30000000  /* xtal_hz */
};

static struct dib7000p_config hauppauge_hvr1400_dib7000_config = {
	.output_mpeg2_in_188_bytes = 1,
	.hostbus_diversity = 1,
	.tuner_is_baseband = 0,
	.update_lna  = NULL,

	.agc_config_count = 1,
	.agc = &xc3028_agc_config,
	.bw  = &xc3028_bw_config,

	.gpio_dir = DIB7000P_GPIO_DEFAULT_DIRECTIONS,
	.gpio_val = DIB7000P_GPIO_DEFAULT_VALUES,
	.gpio_pwm_pos = DIB7000P_GPIO_DEFAULT_PWM_POS,

	.pwm_freq_div = 0,
	.agc_control  = NULL,
	.spur_protect = 0,

	.output_mode = OUTMODE_MPEG2_SERIAL,
};

417 418 419 420
static struct zl10353_config dvico_fusionhdtv_xc3028 = {
	.demod_address = 0x0f,
	.if2           = 45600,
	.no_tuner      = 1,
421
	.disable_i2c_gate_ctrl = 1,
422 423
};

424 425 426 427 428 429 430 431 432 433 434 435 436
static struct stv0900_reg stv0900_ts_regs[] = {
	{ R0900_TSGENERAL, 0x00 },
	{ R0900_P1_TSSPEED, 0x40 },
	{ R0900_P2_TSSPEED, 0x40 },
	{ R0900_P1_TSCFGM, 0xc0 },
	{ R0900_P2_TSCFGM, 0xc0 },
	{ R0900_P1_TSCFGH, 0xe0 },
	{ R0900_P2_TSCFGH, 0xe0 },
	{ R0900_P1_TSCFGL, 0x20 },
	{ R0900_P2_TSCFGL, 0x20 },
	{ 0xffff, 0xff }, /* terminate */
};

437 438
static struct stv0900_config netup_stv0900_config = {
	.demod_address = 0x68,
439
	.demod_mode = 1, /* dual */
440
	.xtal = 8000000,
441 442
	.clkmode = 3,/* 0-CLKI, 2-XTALI, else AUTO */
	.diseqc_mode = 2,/* 2/3 PWM */
443
	.ts_config_regs = stv0900_ts_regs,
444 445 446 447 448 449 450 451
	.tun1_maddress = 0,/* 0x60 */
	.tun2_maddress = 3,/* 0x63 */
	.tun1_adc = 1,/* 1 Vpp */
	.tun2_adc = 1,/* 1 Vpp */
};

static struct stv6110_config netup_stv6110_tunerconfig_a = {
	.i2c_address = 0x60,
452 453
	.mclk = 16000000,
	.clk_div = 1,
454
	.gain = 8, /* +16 dB  - maximum gain */
455 456 457 458
};

static struct stv6110_config netup_stv6110_tunerconfig_b = {
	.i2c_address = 0x63,
459 460
	.mclk = 16000000,
	.clk_div = 1,
461
	.gain = 8, /* +16 dB  - maximum gain */
462 463
};

464
static struct cx24116_config tbs_cx24116_config = {
465
	.demod_address = 0x55,
466 467
};

468 469
static struct ds3000_config tevii_ds3000_config = {
	.demod_address = 0x68,
470 471
};

472 473 474 475
static struct cx24116_config dvbworld_cx24116_config = {
	.demod_address = 0x05,
};

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static struct lgs8gxx_config mygica_x8506_lgs8gl5_config = {
	.prod = LGS8GXX_PROD_LGS8GL5,
	.demod_address = 0x19,
	.serial_ts = 0,
	.ts_clk_pol = 1,
	.ts_clk_gated = 1,
	.if_clk_freq = 30400, /* 30.4 MHz */
	.if_freq = 5380, /* 5.38 MHz */
	.if_neg_center = 1,
	.ext_adc = 0,
	.adc_signed = 0,
	.if_neg_edge = 0,
};

static struct xc5000_config mygica_x8506_xc5000_config = {
	.i2c_address = 0x61,
	.if_khz = 5380,
};

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static struct stv090x_config prof_8000_stv090x_config = {
        .device                 = STV0903,
        .demod_mode             = STV090x_SINGLE,
        .clk_mode               = STV090x_CLK_EXT,
        .xtal                   = 27000000,
        .address                = 0x6A,
        .ts1_mode               = STV090x_TSMODE_PARALLEL_PUNCTURED,
        .repeater_level         = STV090x_RPTLEVEL_64,
        .adc1_range             = STV090x_ADC_2Vpp,
        .diseqc_envelope_mode   = false,

        .tuner_get_frequency    = stb6100_get_frequency,
        .tuner_set_frequency    = stb6100_set_frequency,
        .tuner_set_bandwidth    = stb6100_set_bandwidth,
        .tuner_get_bandwidth    = stb6100_get_bandwidth,
};

static struct stb6100_config prof_8000_stb6100_config = {
	.tuner_address = 0x60,
	.refclock = 27000000,
};

static int p8000_set_voltage(struct dvb_frontend *fe, fe_sec_voltage_t voltage)
{
	struct cx23885_tsport *port = fe->dvb->priv;
	struct cx23885_dev *dev = port->dev;

	if (voltage == SEC_VOLTAGE_18)
		cx_write(MC417_RWD, 0x00001e00);
	else if (voltage == SEC_VOLTAGE_13)
		cx_write(MC417_RWD, 0x00001a00);
	else
		cx_write(MC417_RWD, 0x00001800);
	return 0;
}

531
static int cx23885_dvb_set_frontend(struct dvb_frontend *fe)
532
{
533
	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
534 535 536 537 538
	struct cx23885_tsport *port = fe->dvb->priv;
	struct cx23885_dev *dev = port->dev;

	switch (dev->board) {
	case CX23885_BOARD_HAUPPAUGE_HVR1275:
539
		switch (p->modulation) {
540 541 542 543 544 545 546 547 548 549
		case VSB_8:
			cx23885_gpio_clear(dev, GPIO_5);
			break;
		case QAM_64:
		case QAM_256:
		default:
			cx23885_gpio_set(dev, GPIO_5);
			break;
		}
		break;
550 551 552 553 554
	case CX23885_BOARD_MYGICA_X8506:
	case CX23885_BOARD_MAGICPRO_PROHDTVE2:
		/* Select Digital TV */
		cx23885_gpio_set(dev, GPIO_0);
		break;
555
	}
556
	return 0;
557 558
}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
static struct lgs8gxx_config magicpro_prohdtve2_lgs8g75_config = {
	.prod = LGS8GXX_PROD_LGS8G75,
	.demod_address = 0x19,
	.serial_ts = 0,
	.ts_clk_pol = 1,
	.ts_clk_gated = 1,
	.if_clk_freq = 30400, /* 30.4 MHz */
	.if_freq = 6500, /* 6.50 MHz */
	.if_neg_center = 1,
	.ext_adc = 0,
	.adc_signed = 1,
	.adc_vpp = 2, /* 1.6 Vpp */
	.if_neg_edge = 1,
};

static struct xc5000_config magicpro_prohdtve2_xc5000_config = {
	.i2c_address = 0x61,
	.if_khz = 6500,
};

579 580 581 582 583 584 585 586 587
static struct atbm8830_config mygica_x8558pro_atbm8830_cfg1 = {
	.prod = ATBM8830_PROD_8830,
	.demod_address = 0x44,
	.serial_ts = 0,
	.ts_sampling_edge = 1,
	.ts_clk_gated = 0,
	.osc_clk_freq = 30400, /* in kHz */
	.if_freq = 0, /* zero IF */
	.zif_swap_iq = 1,
588 589 590
	.agc_min = 0x2E,
	.agc_max = 0xFF,
	.agc_hold_loop = 0,
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
};

static struct max2165_config mygic_x8558pro_max2165_cfg1 = {
	.i2c_address = 0x60,
	.osc_clk = 20
};

static struct atbm8830_config mygica_x8558pro_atbm8830_cfg2 = {
	.prod = ATBM8830_PROD_8830,
	.demod_address = 0x44,
	.serial_ts = 1,
	.ts_sampling_edge = 1,
	.ts_clk_gated = 0,
	.osc_clk_freq = 30400, /* in kHz */
	.if_freq = 0, /* zero IF */
	.zif_swap_iq = 1,
607 608 609
	.agc_min = 0x2E,
	.agc_max = 0xFF,
	.agc_hold_loop = 0,
610 611 612 613 614 615
};

static struct max2165_config mygic_x8558pro_max2165_cfg2 = {
	.i2c_address = 0x60,
	.osc_clk = 20
};
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
static struct stv0367_config netup_stv0367_config[] = {
	{
		.demod_address = 0x1c,
		.xtal = 27000000,
		.if_khz = 4500,
		.if_iq_mode = 0,
		.ts_mode = 1,
		.clk_pol = 0,
	}, {
		.demod_address = 0x1d,
		.xtal = 27000000,
		.if_khz = 4500,
		.if_iq_mode = 0,
		.ts_mode = 1,
		.clk_pol = 0,
	},
};

static struct xc5000_config netup_xc5000_config[] = {
	{
		.i2c_address = 0x61,
		.if_khz = 4500,
	}, {
		.i2c_address = 0x64,
		.if_khz = 4500,
	},
};

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static struct drxk_config terratec_drxk_config[] = {
	{
		.adr = 0x29,
		.no_i2c_bridge = 1,
	}, {
		.adr = 0x2a,
		.no_i2c_bridge = 1,
	},
};

static struct mt2063_config terratec_mt2063_config[] = {
	{
		.tuner_address = 0x60,
	}, {
		.tuner_address = 0x67,
	},
};

662 663 664 665
int netup_altera_fpga_rw(void *device, int flag, int data, int read)
{
	struct cx23885_dev *dev = (struct cx23885_dev *)device;
	unsigned long timeout = jiffies + msecs_to_jiffies(1);
666
	uint32_t mem = 0;
667

668
	mem = cx_read(MC417_RWD);
669 670 671 672 673 674 675 676 677
	if (read)
		cx_set(MC417_OEN, ALT_DATA);
	else {
		cx_clear(MC417_OEN, ALT_DATA);/* D0-D7 out */
		mem &= ~ALT_DATA;
		mem |= (data & ALT_DATA);
	}

	if (flag)
678
		mem |= ALT_AD_RG;
679
	else
680
		mem &= ~ALT_AD_RG;
681

682
	mem &= ~ALT_CS;
683
	if (read)
684
		mem = (mem & ~ALT_RD) | ALT_WR;
685
	else
686 687 688
		mem = (mem & ~ALT_WR) | ALT_RD;

	cx_write(MC417_RWD, mem);  /* start RW cycle */
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704

	for (;;) {
		mem = cx_read(MC417_RWD);
		if ((mem & ALT_RDY) == 0)
			break;
		if (time_after(jiffies, timeout))
			break;
		udelay(1);
	}

	cx_set(MC417_RWD, ALT_RD | ALT_WR | ALT_CS);
	if (read)
		return mem & ALT_DATA;

	return 0;
};
705

706 707 708
static int dvb_register(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;
709
	struct cx23885_i2c *i2c_bus = NULL, *i2c_bus2 = NULL;
710 711
	struct videobuf_dvb_frontend *fe0, *fe1 = NULL;
	int mfe_shared = 0; /* bus not shared by default */
712
	int ret;
713

714
	/* Get the first frontend */
715
	fe0 = videobuf_dvb_get_frontend(&port->frontends, 1);
716 717
	if (!fe0)
		return -EINVAL;
718 719

	/* init struct videobuf_dvb */
720
	fe0->dvb.name = dev->name;
721

722 723 724 725 726 727
	/* multi-frontend gate control is undefined or defaults to fe0 */
	port->frontends.gate = 0;

	/* Sets the gate control callback to be used by i2c command calls */
	port->gate_ctrl = cx23885_dvb_gate_ctrl;

728 729
	/* init frontend */
	switch (dev->board) {
730
	case CX23885_BOARD_HAUPPAUGE_HVR1250:
731
		i2c_bus = &dev->i2c_bus[0];
732
		fe0->dvb.frontend = dvb_attach(s5h1409_attach,
733
						&hauppauge_generic_config,
734
						&i2c_bus->i2c_adap);
735 736
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(mt2131_attach, fe0->dvb.frontend,
737
				   &i2c_bus->i2c_adap,
738
				   &hauppauge_generic_tunerconfig, 0);
739 740
		}
		break;
741
	case CX23885_BOARD_HAUPPAUGE_HVR1270:
742
	case CX23885_BOARD_HAUPPAUGE_HVR1275:
743 744
		i2c_bus = &dev->i2c_bus[0];
		fe0->dvb.frontend = dvb_attach(lgdt3305_attach,
745
					       &hauppauge_lgdt3305_config,
746 747 748 749
					       &i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
				   0x60, &dev->i2c_bus[1].i2c_adap,
750
				   &hauppauge_hvr127x_config);
751 752
		}
		break;
753
	case CX23885_BOARD_HAUPPAUGE_HVR1255:
754
	case CX23885_BOARD_HAUPPAUGE_HVR1255_22111:
755 756 757 758 759 760 761 762 763
		i2c_bus = &dev->i2c_bus[0];
		fe0->dvb.frontend = dvb_attach(s5h1411_attach,
					       &hcw_s5h1411_config,
					       &i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
				   0x60, &dev->i2c_bus[1].i2c_adap,
				   &hauppauge_tda18271_config);
		}
764 765 766 767 768

		tda18271_attach(&dev->ts1.analog_fe,
			0x60, &dev->i2c_bus[1].i2c_adap,
			&hauppauge_tda18271_config);

769
		break;
770 771
	case CX23885_BOARD_HAUPPAUGE_HVR1800:
		i2c_bus = &dev->i2c_bus[0];
772
		switch (alt_tuner) {
773
		case 1:
774
			fe0->dvb.frontend =
775 776 777
				dvb_attach(s5h1409_attach,
					   &hauppauge_ezqam_config,
					   &i2c_bus->i2c_adap);
778 779
			if (fe0->dvb.frontend != NULL) {
				dvb_attach(tda829x_attach, fe0->dvb.frontend,
780
					   &dev->i2c_bus[1].i2c_adap, 0x42,
781
					   &tda829x_no_probe);
782
				dvb_attach(tda18271_attach, fe0->dvb.frontend,
783
					   0x60, &dev->i2c_bus[1].i2c_adap,
784
					   &hauppauge_tda18271_config);
785 786 787 788
			}
			break;
		case 0:
		default:
789
			fe0->dvb.frontend =
790 791 792
				dvb_attach(s5h1409_attach,
					   &hauppauge_generic_config,
					   &i2c_bus->i2c_adap);
793 794
			if (fe0->dvb.frontend != NULL)
				dvb_attach(mt2131_attach, fe0->dvb.frontend,
795 796 797 798 799
					   &i2c_bus->i2c_adap,
					   &hauppauge_generic_tunerconfig, 0);
			break;
		}
		break;
800
	case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
801
		i2c_bus = &dev->i2c_bus[0];
802
		fe0->dvb.frontend = dvb_attach(s5h1409_attach,
803
						&hauppauge_hvr1800lp_config,
804
						&i2c_bus->i2c_adap);
805 806
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(mt2131_attach, fe0->dvb.frontend,
807
				   &i2c_bus->i2c_adap,
808 809 810
				   &hauppauge_generic_tunerconfig, 0);
		}
		break;
811
	case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
812
		i2c_bus = &dev->i2c_bus[0];
813
		fe0->dvb.frontend = dvb_attach(lgdt330x_attach,
814
						&fusionhdtv_5_express,
815
						&i2c_bus->i2c_adap);
816 817
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(simple_tuner_attach, fe0->dvb.frontend,
818 819
				   &i2c_bus->i2c_adap, 0x61,
				   TUNER_LG_TDVS_H06XF);
820 821
		}
		break;
822 823
	case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
		i2c_bus = &dev->i2c_bus[1];
824
		fe0->dvb.frontend = dvb_attach(s5h1409_attach,
825 826
						&hauppauge_hvr1500q_config,
						&dev->i2c_bus[0].i2c_adap);
827 828
		if (fe0->dvb.frontend != NULL)
			dvb_attach(xc5000_attach, fe0->dvb.frontend,
829 830
				   &i2c_bus->i2c_adap,
				   &hauppauge_hvr1500q_tunerconfig);
831
		break;
832 833
	case CX23885_BOARD_HAUPPAUGE_HVR1500:
		i2c_bus = &dev->i2c_bus[1];
834
		fe0->dvb.frontend = dvb_attach(s5h1409_attach,
835 836
						&hauppauge_hvr1500_config,
						&dev->i2c_bus[0].i2c_adap);
837
		if (fe0->dvb.frontend != NULL) {
838 839 840 841 842 843
			struct dvb_frontend *fe;
			struct xc2028_config cfg = {
				.i2c_adap  = &i2c_bus->i2c_adap,
				.i2c_addr  = 0x61,
			};
			static struct xc2028_ctrl ctl = {
844
				.fname       = XC2028_DEFAULT_FIRMWARE,
845
				.max_len     = 64,
846
				.demod       = XC3028_FE_OREN538,
847 848 849
			};

			fe = dvb_attach(xc2028_attach,
850
					fe0->dvb.frontend, &cfg);
851 852 853 854
			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
				fe->ops.tuner_ops.set_config(fe, &ctl);
		}
		break;
855
	case CX23885_BOARD_HAUPPAUGE_HVR1200:
856
	case CX23885_BOARD_HAUPPAUGE_HVR1700:
857
		i2c_bus = &dev->i2c_bus[0];
858
		fe0->dvb.frontend = dvb_attach(tda10048_attach,
859 860
			&hauppauge_hvr1200_config,
			&i2c_bus->i2c_adap);
861 862
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(tda829x_attach, fe0->dvb.frontend,
863 864
				&dev->i2c_bus[1].i2c_adap, 0x42,
				&tda829x_no_probe);
865
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
866 867
				0x60, &dev->i2c_bus[1].i2c_adap,
				&hauppauge_hvr1200_tuner_config);
868 869 870 871 872 873 874 875 876 877 878
		}
		break;
	case CX23885_BOARD_HAUPPAUGE_HVR1210:
		i2c_bus = &dev->i2c_bus[0];
		fe0->dvb.frontend = dvb_attach(tda10048_attach,
			&hauppauge_hvr1210_config,
			&i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
				0x60, &dev->i2c_bus[1].i2c_adap,
				&hauppauge_hvr1210_tuner_config);
879 880
		}
		break;
881 882
	case CX23885_BOARD_HAUPPAUGE_HVR1400:
		i2c_bus = &dev->i2c_bus[0];
883
		fe0->dvb.frontend = dvb_attach(dib7000p_attach,
884 885
			&i2c_bus->i2c_adap,
			0x12, &hauppauge_hvr1400_dib7000_config);
886
		if (fe0->dvb.frontend != NULL) {
887 888 889 890 891 892
			struct dvb_frontend *fe;
			struct xc2028_config cfg = {
				.i2c_adap  = &dev->i2c_bus[1].i2c_adap,
				.i2c_addr  = 0x64,
			};
			static struct xc2028_ctrl ctl = {
893
				.fname   = XC3028L_DEFAULT_FIRMWARE,
894
				.max_len = 64,
895
				.demod   = XC3028_FE_DIBCOM52,
896 897
				/* This is true for all demods with
					v36 firmware? */
898
				.type    = XC2028_D2633,
899 900 901
			};

			fe = dvb_attach(xc2028_attach,
902
					fe0->dvb.frontend, &cfg);
903 904 905 906
			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
				fe->ops.tuner_ops.set_config(fe, &ctl);
		}
		break;
907 908 909
	case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
		i2c_bus = &dev->i2c_bus[port->nr - 1];

910
		fe0->dvb.frontend = dvb_attach(s5h1409_attach,
911 912
						&dvico_s5h1409_config,
						&i2c_bus->i2c_adap);
913 914
		if (fe0->dvb.frontend == NULL)
			fe0->dvb.frontend = dvb_attach(s5h1411_attach,
915 916
							&dvico_s5h1411_config,
							&i2c_bus->i2c_adap);
917 918
		if (fe0->dvb.frontend != NULL)
			dvb_attach(xc5000_attach, fe0->dvb.frontend,
919 920
				   &i2c_bus->i2c_adap,
				   &dvico_xc5000_tunerconfig);
921
		break;
922 923 924
	case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: {
		i2c_bus = &dev->i2c_bus[port->nr - 1];

925
		fe0->dvb.frontend = dvb_attach(zl10353_attach,
926 927
					       &dvico_fusionhdtv_xc3028,
					       &i2c_bus->i2c_adap);
928
		if (fe0->dvb.frontend != NULL) {
929 930 931 932 933 934
			struct dvb_frontend      *fe;
			struct xc2028_config	  cfg = {
				.i2c_adap  = &i2c_bus->i2c_adap,
				.i2c_addr  = 0x61,
			};
			static struct xc2028_ctrl ctl = {
935
				.fname       = XC2028_DEFAULT_FIRMWARE,
936 937 938 939
				.max_len     = 64,
				.demod       = XC3028_FE_ZARLINK456,
			};

940
			fe = dvb_attach(xc2028_attach, fe0->dvb.frontend,
941 942 943 944 945 946
					&cfg);
			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
				fe->ops.tuner_ops.set_config(fe, &ctl);
		}
		break;
	}
947
	case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
948
	case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
949
	case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
950 951
		i2c_bus = &dev->i2c_bus[0];

952
		fe0->dvb.frontend = dvb_attach(zl10353_attach,
953 954
			&dvico_fusionhdtv_xc3028,
			&i2c_bus->i2c_adap);
955
		if (fe0->dvb.frontend != NULL) {
956 957 958 959 960 961
			struct dvb_frontend      *fe;
			struct xc2028_config	  cfg = {
				.i2c_adap  = &dev->i2c_bus[1].i2c_adap,
				.i2c_addr  = 0x61,
			};
			static struct xc2028_ctrl ctl = {
962
				.fname       = XC2028_DEFAULT_FIRMWARE,
963 964 965 966
				.max_len     = 64,
				.demod       = XC3028_FE_ZARLINK456,
			};

967
			fe = dvb_attach(xc2028_attach, fe0->dvb.frontend,
968 969 970 971
				&cfg);
			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
				fe->ops.tuner_ops.set_config(fe, &ctl);
		}
972
		break;
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
	case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
		i2c_bus = &dev->i2c_bus[0];

		fe0->dvb.frontend = dvb_attach(zl10353_attach,
					       &dvico_fusionhdtv_xc3028,
					       &i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			struct dvb_frontend	*fe;
			struct xc4000_config	cfg = {
				.i2c_address	  = 0x61,
				.default_pm	  = 0,
				.dvb_amplitude	  = 134,
				.set_smoothedcvbs = 1,
				.if_khz		  = 4560
			};

			fe = dvb_attach(xc4000_attach, fe0->dvb.frontend,
					&dev->i2c_bus[1].i2c_adap, &cfg);
991 992 993 994 995
			if (!fe) {
				printk(KERN_ERR "%s/2: xc4000 attach failed\n",
				       dev->name);
				goto frontend_detach;
			}
996 997
		}
		break;
998
	case CX23885_BOARD_TBS_6920:
999
		i2c_bus = &dev->i2c_bus[1];
1000 1001

		fe0->dvb.frontend = dvb_attach(cx24116_attach,
1002 1003
					&tbs_cx24116_config,
					&i2c_bus->i2c_adap);
1004
		if (fe0->dvb.frontend != NULL)
1005
			fe0->dvb.frontend->ops.set_voltage = f300_set_voltage;
1006

1007 1008 1009 1010
		break;
	case CX23885_BOARD_TEVII_S470:
		i2c_bus = &dev->i2c_bus[1];

1011 1012 1013
		fe0->dvb.frontend = dvb_attach(ds3000_attach,
					&tevii_ds3000_config,
					&i2c_bus->i2c_adap);
1014
		if (fe0->dvb.frontend != NULL)
1015
			fe0->dvb.frontend->ops.set_voltage = f300_set_voltage;
1016

1017
		break;
1018 1019 1020 1021 1022 1023 1024
	case CX23885_BOARD_DVBWORLD_2005:
		i2c_bus = &dev->i2c_bus[1];

		fe0->dvb.frontend = dvb_attach(cx24116_attach,
			&dvbworld_cx24116_config,
			&i2c_bus->i2c_adap);
		break;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
		i2c_bus = &dev->i2c_bus[0];
		switch (port->nr) {
		/* port B */
		case 1:
			fe0->dvb.frontend = dvb_attach(stv0900_attach,
							&netup_stv0900_config,
							&i2c_bus->i2c_adap, 0);
			if (fe0->dvb.frontend != NULL) {
				if (dvb_attach(stv6110_attach,
						fe0->dvb.frontend,
						&netup_stv6110_tunerconfig_a,
						&i2c_bus->i2c_adap)) {
					if (!dvb_attach(lnbh24_attach,
							fe0->dvb.frontend,
							&i2c_bus->i2c_adap,
1041 1042
							LNBH24_PCL | LNBH24_TTX,
							LNBH24_TEN, 0x09))
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
						printk(KERN_ERR
							"No LNBH24 found!\n");

				}
			}
			break;
		/* port C */
		case 2:
			fe0->dvb.frontend = dvb_attach(stv0900_attach,
							&netup_stv0900_config,
							&i2c_bus->i2c_adap, 1);
			if (fe0->dvb.frontend != NULL) {
				if (dvb_attach(stv6110_attach,
						fe0->dvb.frontend,
						&netup_stv6110_tunerconfig_b,
						&i2c_bus->i2c_adap)) {
					if (!dvb_attach(lnbh24_attach,
							fe0->dvb.frontend,
							&i2c_bus->i2c_adap,
1062 1063
							LNBH24_PCL | LNBH24_TTX,
							LNBH24_TEN, 0x0a))
1064 1065 1066 1067 1068 1069 1070 1071
						printk(KERN_ERR
							"No LNBH24 found!\n");

				}
			}
			break;
		}
		break;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	case CX23885_BOARD_MYGICA_X8506:
		i2c_bus = &dev->i2c_bus[0];
		i2c_bus2 = &dev->i2c_bus[1];
		fe0->dvb.frontend = dvb_attach(lgs8gxx_attach,
			&mygica_x8506_lgs8gl5_config,
			&i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(xc5000_attach,
				fe0->dvb.frontend,
				&i2c_bus2->i2c_adap,
				&mygica_x8506_xc5000_config);
		}
		break;
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	case CX23885_BOARD_MAGICPRO_PROHDTVE2:
		i2c_bus = &dev->i2c_bus[0];
		i2c_bus2 = &dev->i2c_bus[1];
		fe0->dvb.frontend = dvb_attach(lgs8gxx_attach,
			&magicpro_prohdtve2_lgs8g75_config,
			&i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL) {
			dvb_attach(xc5000_attach,
				fe0->dvb.frontend,
				&i2c_bus2->i2c_adap,
				&magicpro_prohdtve2_xc5000_config);
		}
		break;
1098
	case CX23885_BOARD_HAUPPAUGE_HVR1850:
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
		i2c_bus = &dev->i2c_bus[0];
		fe0->dvb.frontend = dvb_attach(s5h1411_attach,
			&hcw_s5h1411_config,
			&i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL)
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
				0x60, &dev->i2c_bus[0].i2c_adap,
				&hauppauge_tda18271_config);

		tda18271_attach(&dev->ts1.analog_fe,
			0x60, &dev->i2c_bus[1].i2c_adap,
			&hauppauge_tda18271_config);

		break;
1113
	case CX23885_BOARD_HAUPPAUGE_HVR1290:
1114 1115 1116 1117 1118 1119 1120 1121 1122
		i2c_bus = &dev->i2c_bus[0];
		fe0->dvb.frontend = dvb_attach(s5h1411_attach,
			&hcw_s5h1411_config,
			&i2c_bus->i2c_adap);
		if (fe0->dvb.frontend != NULL)
			dvb_attach(tda18271_attach, fe0->dvb.frontend,
				0x60, &dev->i2c_bus[0].i2c_adap,
				&hauppauge_tda18271_config);
		break;
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	case CX23885_BOARD_MYGICA_X8558PRO:
		switch (port->nr) {
		/* port B */
		case 1:
			i2c_bus = &dev->i2c_bus[0];
			fe0->dvb.frontend = dvb_attach(atbm8830_attach,
				&mygica_x8558pro_atbm8830_cfg1,
				&i2c_bus->i2c_adap);
			if (fe0->dvb.frontend != NULL) {
				dvb_attach(max2165_attach,
					fe0->dvb.frontend,
					&i2c_bus->i2c_adap,
					&mygic_x8558pro_max2165_cfg1);
			}
			break;
		/* port C */
		case 2:
			i2c_bus = &dev->i2c_bus[1];
			fe0->dvb.frontend = dvb_attach(atbm8830_attach,
				&mygica_x8558pro_atbm8830_cfg2,
				&i2c_bus->i2c_adap);
			if (fe0->dvb.frontend != NULL) {
				dvb_attach(max2165_attach,
					fe0->dvb.frontend,
					&i2c_bus->i2c_adap,
					&mygic_x8558pro_max2165_cfg2);
			}
			break;
		}
		break;
1153 1154 1155 1156 1157 1158 1159 1160 1161
	case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
		i2c_bus = &dev->i2c_bus[0];
		mfe_shared = 1;/* MFE */
		port->frontends.gate = 0;/* not clear for me yet */
		/* ports B, C */
		/* MFE frontend 1 DVB-T */
		fe0->dvb.frontend = dvb_attach(stv0367ter_attach,
					&netup_stv0367_config[port->nr - 1],
					&i2c_bus->i2c_adap);
1162
		if (fe0->dvb.frontend != NULL) {
1163 1164 1165 1166 1167
			if (NULL == dvb_attach(xc5000_attach,
					fe0->dvb.frontend,
					&i2c_bus->i2c_adap,
					&netup_xc5000_config[port->nr - 1]))
				goto frontend_detach;
1168 1169 1170
			/* load xc5000 firmware */
			fe0->dvb.frontend->ops.tuner_ops.init(fe0->dvb.frontend);
		}
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		/* MFE frontend 2 */
		fe1 = videobuf_dvb_get_frontend(&port->frontends, 2);
		if (fe1 == NULL)
			goto frontend_detach;
		/* DVB-C init */
		fe1->dvb.frontend = dvb_attach(stv0367cab_attach,
					&netup_stv0367_config[port->nr - 1],
					&i2c_bus->i2c_adap);
		if (fe1->dvb.frontend != NULL) {
			fe1->dvb.frontend->id = 1;
			if (NULL == dvb_attach(xc5000_attach,
					fe1->dvb.frontend,
					&i2c_bus->i2c_adap,
					&netup_xc5000_config[port->nr - 1]))
				goto frontend_detach;
		}
		break;
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	case CX23885_BOARD_TERRATEC_CINERGY_T_PCIE_DUAL:
		i2c_bus = &dev->i2c_bus[0];
		i2c_bus2 = &dev->i2c_bus[1];

		switch (port->nr) {
		/* port b */
		case 1:
			fe0->dvb.frontend = dvb_attach(drxk_attach,
					&terratec_drxk_config[0],
					&i2c_bus->i2c_adap);
			if (fe0->dvb.frontend != NULL) {
				if (!dvb_attach(mt2063_attach,
						fe0->dvb.frontend,
						&terratec_mt2063_config[0],
						&i2c_bus2->i2c_adap))
					goto frontend_detach;
			}
			break;
		/* port c */
		case 2:
			fe0->dvb.frontend = dvb_attach(drxk_attach,
					&terratec_drxk_config[1],
					&i2c_bus->i2c_adap);
			if (fe0->dvb.frontend != NULL) {
				if (!dvb_attach(mt2063_attach,
						fe0->dvb.frontend,
						&terratec_mt2063_config[1],
						&i2c_bus2->i2c_adap))
					goto frontend_detach;
			}
			break;
		}
		break;
1221 1222 1223 1224 1225 1226 1227
	case CX23885_BOARD_TEVII_S471:
		i2c_bus = &dev->i2c_bus[1];

		fe0->dvb.frontend = dvb_attach(ds3000_attach,
					&tevii_ds3000_config,
					&i2c_bus->i2c_adap);
		break;
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	case CX23885_BOARD_PROF_8000:
		i2c_bus = &dev->i2c_bus[0];

		fe0->dvb.frontend = dvb_attach(stv090x_attach,
						&prof_8000_stv090x_config,
						&i2c_bus->i2c_adap,
						STV090x_DEMODULATOR_0);
		if (fe0->dvb.frontend != NULL) {
			if (!dvb_attach(stb6100_attach,
					fe0->dvb.frontend,
					&prof_8000_stb6100_config,
					&i2c_bus->i2c_adap))
				goto frontend_detach;

			fe0->dvb.frontend->ops.set_voltage = p8000_set_voltage;
		}
		break;
1245
	default:
1246 1247
		printk(KERN_INFO "%s: The frontend of your DVB/ATSC card "
			" isn't supported yet\n",
1248 1249 1250
		       dev->name);
		break;
	}
1251 1252

	if ((NULL == fe0->dvb.frontend) || (fe1 && NULL == fe1->dvb.frontend)) {
1253
		printk(KERN_ERR "%s: frontend initialization failed\n",
1254 1255
		       dev->name);
		goto frontend_detach;
1256
	}
1257

1258
	/* define general-purpose callback pointer */
1259
	fe0->dvb.frontend->callback = cx23885_tuner_callback;
1260 1261 1262 1263 1264 1265 1266 1267
	if (fe1)
		fe1->dvb.frontend->callback = cx23885_tuner_callback;
#if 0
	/* Ensure all frontends negotiate bus access */
	fe0->dvb.frontend->ops.ts_bus_ctrl = cx23885_dvb_bus_ctrl;
	if (fe1)
		fe1->dvb.frontend->ops.ts_bus_ctrl = cx23885_dvb_bus_ctrl;
#endif
1268 1269

	/* Put the analog decoder in standby to keep it quiet */
1270
	call_all(dev, core, s_power, 0);
1271

1272 1273
	if (fe0->dvb.frontend->ops.analog_ops.standby)
		fe0->dvb.frontend->ops.analog_ops.standby(fe0->dvb.frontend);
1274

1275
	/* register everything */
1276
	ret = videobuf_dvb_register_bus(&port->frontends, THIS_MODULE, port,
1277
					&dev->pci->dev, adapter_nr, mfe_shared);
1278
	if (ret)
1279
		goto frontend_detach;
1280

1281 1282 1283 1284 1285 1286 1287 1288
	/* init CI & MAC */
	switch (dev->board) {
	case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: {
		static struct netup_card_info cinfo;

		netup_get_card_info(&dev->i2c_bus[0].i2c_adap, &cinfo);
		memcpy(port->frontends.adapter.proposed_mac,
				cinfo.port[port->nr - 1].mac, 6);
1289 1290
		printk(KERN_INFO "NetUP Dual DVB-S2 CI card port%d MAC=%pM\n",
			port->nr, port->frontends.adapter.proposed_mac);
1291 1292 1293 1294

		netup_ci_init(port);
		break;
		}
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: {
		struct altera_ci_config netup_ci_cfg = {
			.dev = dev,/* magic number to identify*/
			.adapter = &port->frontends.adapter,/* for CI */
			.demux = &fe0->dvb.demux,/* for hw pid filter */
			.fpga_rw = netup_altera_fpga_rw,
		};

		altera_ci_init(&netup_ci_cfg, port->nr);
		break;
		}
1306 1307 1308 1309 1310 1311 1312 1313 1314
	case CX23885_BOARD_TEVII_S470: {
		u8 eeprom[256]; /* 24C02 i2c eeprom */

		if (port->nr != 1)
			break;

		/* Read entire EEPROM */
		dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
		tveeprom_read(&dev->i2c_bus[0].i2c_client, eeprom, sizeof(eeprom));
1315
		printk(KERN_INFO "TeVii S470 MAC= %pM\n", eeprom + 0xa0);
1316 1317 1318
		memcpy(port->frontends.adapter.proposed_mac, eeprom + 0xa0, 6);
		break;
		}
1319 1320 1321
	}

	return ret;
1322 1323 1324 1325 1326

frontend_detach:
	port->gate_ctrl = NULL;
	videobuf_dvb_dealloc_frontends(&port->frontends);
	return -EINVAL;
1327 1328 1329 1330
}

int cx23885_dvb_register(struct cx23885_tsport *port)
{
1331 1332

	struct videobuf_dvb_frontend *fe0;
1333
	struct cx23885_dev *dev = port->dev;
1334 1335 1336
	int err, i;

	/* Here we need to allocate the correct number of frontends,
1337
	 * as reflected in the cards struct. The reality is that currently
1338 1339 1340 1341 1342 1343 1344 1345 1346
	 * no cx23885 boards support this - yet. But, if we don't modify this
	 * code then the second frontend would never be allocated (later)
	 * and fail with error before the attach in dvb_register().
	 * Without these changes we risk an OOPS later. The changes here
	 * are for safety, and should provide a good foundation for the
	 * future addition of any multi-frontend cx23885 based boards.
	 */
	printk(KERN_INFO "%s() allocating %d frontend(s)\n", __func__,
		port->num_frontends);
1347

1348
	for (i = 1; i <= port->num_frontends; i++) {
1349
		if (videobuf_dvb_alloc_frontend(
1350
			&port->frontends, i) == NULL) {
1351 1352 1353 1354 1355 1356 1357
			printk(KERN_ERR "%s() failed to alloc\n", __func__);
			return -ENOMEM;
		}

		fe0 = videobuf_dvb_get_frontend(&port->frontends, i);
		if (!fe0)
			err = -EINVAL;
1358

1359
		dprintk(1, "%s\n", __func__);
1360
		dprintk(1, " ->probed by Card=%d Name=%s, PCI %02x:%02x\n",
1361 1362 1363 1364
			dev->board,
			dev->name,
			dev->pci_bus,
			dev->pci_slot);
1365

1366
		err = -ENODEV;
1367

1368 1369
		/* dvb stuff */
		/* We have to init the queue for each frontend on a port. */
1370 1371 1372
		printk(KERN_INFO "%s: cx23885 based dvb card\n", dev->name);
		videobuf_queue_sg_init(&fe0->dvb.dvbq, &dvb_qops,
			    &dev->pci->dev, &port->slock,
1373
			    V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_TOP,
1374
			    sizeof(struct cx23885_buffer), port, NULL);
1375
	}
1376 1377
	err = dvb_register(port);
	if (err != 0)
1378 1379
		printk(KERN_ERR "%s() dvb_register failed err = %d\n",
			__func__, err);
1380 1381 1382 1383 1384 1385

	return err;
}

int cx23885_dvb_unregister(struct cx23885_tsport *port)
{
1386 1387
	struct videobuf_dvb_frontend *fe0;

1388 1389 1390 1391 1392 1393 1394
	/* FIXME: in an error condition where the we have
	 * an expected number of frontends (attach problem)
	 * then this might not clean up correctly, if 1
	 * is invalid.
	 * This comment only applies to future boards IF they
	 * implement MFE support.
	 */
1395
	fe0 = videobuf_dvb_get_frontend(&port->frontends, 1);
1396
	if (fe0 && fe0->dvb.frontend)
1397
		videobuf_dvb_unregister_bus(&port->frontends);
1398

1399 1400 1401 1402
	switch (port->dev->board) {
	case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
		netup_ci_exit(port);
		break;
1403 1404 1405
	case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
		altera_ci_release(port->dev, port->nr);
		break;
1406
	}
1407

1408 1409
	port->gate_ctrl = NULL;

1410 1411
	return 0;
}
1412