omap_crtc.c 19.3 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include "omap_drv.h"

22
#include <drm/drm_mode.h>
23
#include <drm/drm_plane_helper.h>
24 25 26 27 28 29 30
#include "drm_crtc.h"
#include "drm_crtc_helper.h"

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

struct omap_crtc {
	struct drm_crtc base;
31

32
	const char *name;
33 34 35
	int pipe;
	enum omap_channel channel;
	struct omap_overlay_manager_info info;
36
	struct drm_encoder *current_encoder;
37 38 39 40 41 42 43

	/*
	 * Temporary: eventually this will go away, but it is needed
	 * for now to keep the output's happy.  (They only need
	 * mgr->id.)  Eventually this will be replaced w/ something
	 * more common-panel-framework-y
	 */
44
	struct omap_overlay_manager *mgr;
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62

	struct omap_video_timings timings;
	bool enabled;
	bool full_update;

	struct omap_drm_apply apply;

	struct omap_drm_irq apply_irq;
	struct omap_drm_irq error_irq;

	/* list of in-progress apply's: */
	struct list_head pending_applies;

	/* list of queued apply's: */
	struct list_head queued_applies;

	/* for handling queued and in-progress applies: */
	struct work_struct apply_work;
63

64
	/* if there is a pending flip, these will be non-null: */
65
	struct drm_pending_vblank_event *event;
66
	struct drm_framebuffer *old_fb;
67 68 69 70 71 72 73 74 75 76 77

	/* for handling page flips without caring about what
	 * the callback is called from.  Possibly we should just
	 * make omap_gem always call the cb from the worker so
	 * we don't have to care about this..
	 *
	 * XXX maybe fold into apply_work??
	 */
	struct work_struct page_flip_work;
};

78 79 80 81 82 83 84
uint32_t pipe2vbl(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return dispc_mgr_get_vsync_irq(omap_crtc->channel);
}

85 86 87 88 89 90 91 92 93
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

94 95 96
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];

97
/* we can probably ignore these until we support command-mode panels: */
98
static int omap_crtc_connect(struct omap_overlay_manager *mgr,
99
		struct omap_dss_device *dst)
100 101 102 103 104 105 106 107 108 109 110 111 112 113
{
	if (mgr->output)
		return -EINVAL;

	if ((mgr->supported_outputs & dst->id) == 0)
		return -EINVAL;

	dst->manager = mgr;
	mgr->output = dst;

	return 0;
}

static void omap_crtc_disconnect(struct omap_overlay_manager *mgr,
114
		struct omap_dss_device *dst)
115 116 117 118 119
{
	mgr->output->manager = NULL;
	mgr->output = NULL;
}

120 121 122 123
static void omap_crtc_start_update(struct omap_overlay_manager *mgr)
{
}

124 125
static void set_enabled(struct drm_crtc *crtc, bool enable);

126 127
static int omap_crtc_enable(struct omap_overlay_manager *mgr)
{
128 129 130 131 132 133 134
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

	dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
	dispc_mgr_set_timings(omap_crtc->channel,
			&omap_crtc->timings);
	set_enabled(&omap_crtc->base, true);

135 136 137 138 139
	return 0;
}

static void omap_crtc_disable(struct omap_overlay_manager *mgr)
{
140 141 142
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

	set_enabled(&omap_crtc->base, false);
143 144 145 146 147
}

static void omap_crtc_set_timings(struct omap_overlay_manager *mgr,
		const struct omap_video_timings *timings)
{
148
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
149 150 151 152 153 154 155 156
	DBG("%s", omap_crtc->name);
	omap_crtc->timings = *timings;
	omap_crtc->full_update = true;
}

static void omap_crtc_set_lcd_config(struct omap_overlay_manager *mgr,
		const struct dss_lcd_mgr_config *config)
{
157
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	DBG("%s", omap_crtc->name);
	dispc_mgr_set_lcd_config(omap_crtc->channel, config);
}

static int omap_crtc_register_framedone_handler(
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
	return 0;
}

static void omap_crtc_unregister_framedone_handler(
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
176 177 178 179 180 181 182 183 184
	.connect = omap_crtc_connect,
	.disconnect = omap_crtc_disconnect,
	.start_update = omap_crtc_start_update,
	.enable = omap_crtc_enable,
	.disable = omap_crtc_disable,
	.set_timings = omap_crtc_set_timings,
	.set_lcd_config = omap_crtc_set_lcd_config,
	.register_framedone_handler = omap_crtc_register_framedone_handler,
	.unregister_framedone_handler = omap_crtc_unregister_framedone_handler,
185 186
};

187 188 189 190
/*
 * CRTC funcs:
 */

191 192 193
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
194 195 196 197 198 199

	DBG("%s", omap_crtc->name);

	WARN_ON(omap_crtc->apply_irq.registered);
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

200
	drm_crtc_cleanup(crtc);
201

202 203 204 205 206
	kfree(omap_crtc);
}

static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
{
207
	struct omap_drm_private *priv = crtc->dev->dev_private;
208
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
209
	bool enabled = (mode == DRM_MODE_DPMS_ON);
210
	int i;
211

212 213 214 215 216 217
	DBG("%s: %d", omap_crtc->name, mode);

	if (enabled != omap_crtc->enabled) {
		omap_crtc->enabled = enabled;
		omap_crtc->full_update = true;
		omap_crtc_apply(crtc, &omap_crtc->apply);
218

219
		/* Enable/disable all planes associated with the CRTC. */
220 221 222
		for (i = 0; i < priv->num_planes; i++) {
			struct drm_plane *plane = priv->planes[i];
			if (plane->crtc == crtc)
223
				WARN_ON(omap_plane_set_enable(plane, enabled));
224
		}
225 226 227 228
	}
}

static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
229
		const struct drm_display_mode *mode,
230
		struct drm_display_mode *adjusted_mode)
231 232 233 234 235
{
	return true;
}

static int omap_crtc_mode_set(struct drm_crtc *crtc,
236 237 238 239
		struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode,
		int x, int y,
		struct drm_framebuffer *old_fb)
240 241 242
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

243 244 245 246 247 248 249 250 251 252 253 254 255 256
	mode = adjusted_mode;

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
			omap_crtc->name, mode->base.id, mode->name,
			mode->vrefresh, mode->clock,
			mode->hdisplay, mode->hsync_start,
			mode->hsync_end, mode->htotal,
			mode->vdisplay, mode->vsync_start,
			mode->vsync_end, mode->vtotal,
			mode->type, mode->flags);

	copy_timings_drm_to_omap(&omap_crtc->timings, mode);
	omap_crtc->full_update = true;

257 258 259 260 261 262 263
	/*
	 * The primary plane CRTC can be reset if the plane is disabled directly
	 * through the universal plane API. Set it again here.
	 */
	crtc->primary->crtc = crtc;

	return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
264 265
			0, 0, mode->hdisplay, mode->vdisplay,
			x << 16, y << 16,
266 267
			mode->hdisplay << 16, mode->vdisplay << 16,
			NULL, NULL);
268 269 270 271 272
}

static void omap_crtc_prepare(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
273
	DBG("%s", omap_crtc->name);
274 275 276 277 278 279
	omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
}

static void omap_crtc_commit(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
280
	DBG("%s", omap_crtc->name);
281 282 283 284
	omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
}

static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
285
		struct drm_framebuffer *old_fb)
286
{
287
	struct drm_plane *plane = crtc->primary;
288
	struct drm_display_mode *mode = &crtc->mode;
289

290
	return omap_plane_mode_set(plane, crtc, crtc->primary->fb,
291 292
			0, 0, mode->hdisplay, mode->vdisplay,
			x << 16, y << 16,
293 294
			mode->hdisplay << 16, mode->vdisplay << 16,
			NULL, NULL);
295 296
}

297
static void vblank_cb(void *arg)
298 299 300 301 302 303
{
	struct drm_crtc *crtc = arg;
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	unsigned long flags;

304 305 306 307 308
	spin_lock_irqsave(&dev->event_lock, flags);

	/* wakeup userspace */
	if (omap_crtc->event)
		drm_send_vblank_event(dev, omap_crtc->pipe, omap_crtc->event);
309 310

	omap_crtc->event = NULL;
311
	omap_crtc->old_fb = NULL;
312

313
	spin_unlock_irqrestore(&dev->event_lock, flags);
314 315
}

316
static void page_flip_worker(struct work_struct *work)
317
{
318 319 320 321
	struct omap_crtc *omap_crtc =
			container_of(work, struct omap_crtc, page_flip_work);
	struct drm_crtc *crtc = &omap_crtc->base;
	struct drm_display_mode *mode = &crtc->mode;
322
	struct drm_gem_object *bo;
323

324
	drm_modeset_lock(&crtc->mutex, NULL);
325
	omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
326 327 328 329
			0, 0, mode->hdisplay, mode->vdisplay,
			crtc->x << 16, crtc->y << 16,
			mode->hdisplay << 16, mode->vdisplay << 16,
			vblank_cb, crtc);
330
	drm_modeset_unlock(&crtc->mutex);
331

332
	bo = omap_framebuffer_bo(crtc->primary->fb, 0);
333
	drm_gem_object_unreference_unlocked(bo);
334 335
}

336 337 338 339 340 341 342 343 344 345
static void page_flip_cb(void *arg)
{
	struct drm_crtc *crtc = arg;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct omap_drm_private *priv = crtc->dev->dev_private;

	/* avoid assumptions about what ctxt we are called from: */
	queue_work(priv->wq, &omap_crtc->page_flip_work);
}

346 347
static int omap_crtc_page_flip_locked(struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
348 349
		 struct drm_pending_vblank_event *event,
		 uint32_t page_flip_flags)
350 351 352
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
353
	struct drm_plane *primary = crtc->primary;
354
	struct drm_gem_object *bo;
355
	unsigned long flags;
356

357
	DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
358
			fb->base.id, event);
359

360 361
	spin_lock_irqsave(&dev->event_lock, flags);

362
	if (omap_crtc->old_fb) {
363
		spin_unlock_irqrestore(&dev->event_lock, flags);
364 365 366 367 368
		dev_err(dev->dev, "already a pending flip\n");
		return -EINVAL;
	}

	omap_crtc->event = event;
369
	omap_crtc->old_fb = primary->fb = fb;
370

371 372
	spin_unlock_irqrestore(&dev->event_lock, flags);

373 374 375 376 377 378 379 380 381
	/*
	 * Hold a reference temporarily until the crtc is updated
	 * and takes the reference to the bo.  This avoids it
	 * getting freed from under us:
	 */
	bo = omap_framebuffer_bo(fb, 0);
	drm_gem_object_reference(bo);

	omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
382 383 384 385

	return 0;
}

386 387 388
static int omap_crtc_set_property(struct drm_crtc *crtc,
		struct drm_property *property, uint64_t val)
{
389 390 391 392 393 394 395
	struct omap_drm_private *priv = crtc->dev->dev_private;

	if (property == priv->rotation_prop) {
		crtc->invert_dimensions =
				!!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
	}

396
	return omap_plane_set_property(crtc->primary, property, val);
397 398
}

399 400 401 402
static const struct drm_crtc_funcs omap_crtc_funcs = {
	.set_config = drm_crtc_helper_set_config,
	.destroy = omap_crtc_destroy,
	.page_flip = omap_crtc_page_flip_locked,
403
	.set_property = omap_crtc_set_property,
404 405 406 407 408 409 410 411 412 413 414
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
	.dpms = omap_crtc_dpms,
	.mode_fixup = omap_crtc_mode_fixup,
	.mode_set = omap_crtc_mode_set,
	.prepare = omap_crtc_prepare,
	.commit = omap_crtc_commit,
	.mode_set_base = omap_crtc_mode_set_base,
};

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return &omap_crtc->timings;
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, error_irq);
	struct drm_crtc *crtc = &omap_crtc->base;
	DRM_ERROR("%s: errors: %08x\n", omap_crtc->name, irqstatus);
	/* avoid getting in a flood, unregister the irq until next vblank */
434
	__omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
435 436 437 438 439 440 441 442 443
}

static void omap_crtc_apply_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, apply_irq);
	struct drm_crtc *crtc = &omap_crtc->base;

	if (!omap_crtc->error_irq.registered)
444
		__omap_irq_register(crtc->dev, &omap_crtc->error_irq);
445 446 447 448 449

	if (!dispc_mgr_go_busy(omap_crtc->channel)) {
		struct omap_drm_private *priv =
				crtc->dev->dev_private;
		DBG("%s: apply done", omap_crtc->name);
450
		__omap_irq_unregister(crtc->dev, &omap_crtc->apply_irq);
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
		queue_work(priv->wq, &omap_crtc->apply_work);
	}
}

static void apply_worker(struct work_struct *work)
{
	struct omap_crtc *omap_crtc =
			container_of(work, struct omap_crtc, apply_work);
	struct drm_crtc *crtc = &omap_crtc->base;
	struct drm_device *dev = crtc->dev;
	struct omap_drm_apply *apply, *n;
	bool need_apply;

	/*
	 * Synchronize everything on mode_config.mutex, to keep
	 * the callbacks and list modification all serialized
	 * with respect to modesetting ioctls from userspace.
	 */
469
	drm_modeset_lock(&crtc->mutex, NULL);
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	dispc_runtime_get();

	/*
	 * If we are still pending a previous update, wait.. when the
	 * pending update completes, we get kicked again.
	 */
	if (omap_crtc->apply_irq.registered)
		goto out;

	/* finish up previous apply's: */
	list_for_each_entry_safe(apply, n,
			&omap_crtc->pending_applies, pending_node) {
		apply->post_apply(apply);
		list_del(&apply->pending_node);
	}

	need_apply = !list_empty(&omap_crtc->queued_applies);

	/* then handle the next round of of queued apply's: */
	list_for_each_entry_safe(apply, n,
			&omap_crtc->queued_applies, queued_node) {
		apply->pre_apply(apply);
		list_del(&apply->queued_node);
		apply->queued = false;
		list_add_tail(&apply->pending_node,
				&omap_crtc->pending_applies);
	}

	if (need_apply) {
		enum omap_channel channel = omap_crtc->channel;

		DBG("%s: GO", omap_crtc->name);

		if (dispc_mgr_is_enabled(channel)) {
			dispc_mgr_go(channel);
505
			omap_irq_register(dev, &omap_crtc->apply_irq);
506 507 508 509 510 511 512 513
		} else {
			struct omap_drm_private *priv = dev->dev_private;
			queue_work(priv->wq, &omap_crtc->apply_work);
		}
	}

out:
	dispc_runtime_put();
514
	drm_modeset_unlock(&crtc->mutex);
515 516 517 518 519 520 521
}

int omap_crtc_apply(struct drm_crtc *crtc,
		struct omap_drm_apply *apply)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

522
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549

	/* no need to queue it again if it is already queued: */
	if (apply->queued)
		return 0;

	apply->queued = true;
	list_add_tail(&apply->queued_node, &omap_crtc->queued_applies);

	/*
	 * If there are no currently pending updates, then go ahead and
	 * kick the worker immediately, otherwise it will run again when
	 * the current update finishes.
	 */
	if (list_empty(&omap_crtc->pending_applies)) {
		struct omap_drm_private *priv = crtc->dev->dev_private;
		queue_work(priv->wq, &omap_crtc->apply_work);
	}

	return 0;
}

/* called only from apply */
static void set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
550 551 552
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;
553 554 555 556

	if (dispc_mgr_is_enabled(channel) == enable)
		return;

557 558 559 560
	/*
	 * Digit output produces some sync lost interrupts during the first
	 * frame when enabling, so we need to ignore those.
	 */
561 562
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

563 564 565 566 567
	framedone_irq = dispc_mgr_get_framedone_irq(channel);
	vsync_irq = dispc_mgr_get_vsync_irq(channel);

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
568 569
	} else {
		/*
570 571 572 573 574 575
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
576
		 */
577 578 579 580 581

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
582 583 584 585
	}

	dispc_mgr_enable(channel, enable);

586 587 588 589
	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
	}

	omap_irq_register(crtc->dev, &omap_crtc->error_irq);
}

static void omap_crtc_pre_apply(struct omap_drm_apply *apply)
{
	struct omap_crtc *omap_crtc =
			container_of(apply, struct omap_crtc, apply);
	struct drm_crtc *crtc = &omap_crtc->base;
	struct drm_encoder *encoder = NULL;

	DBG("%s: enabled=%d, full=%d", omap_crtc->name,
			omap_crtc->enabled, omap_crtc->full_update);

	if (omap_crtc->full_update) {
		struct omap_drm_private *priv = crtc->dev->dev_private;
		int i;
		for (i = 0; i < priv->num_encoders; i++) {
			if (priv->encoders[i]->crtc == crtc) {
				encoder = priv->encoders[i];
				break;
			}
		}
	}

616 617 618 619 620
	if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
		omap_encoder_set_enabled(omap_crtc->current_encoder, false);

	omap_crtc->current_encoder = encoder;

621 622 623 624 625 626
	if (!omap_crtc->enabled) {
		if (encoder)
			omap_encoder_set_enabled(encoder, false);
	} else {
		if (encoder) {
			omap_encoder_set_enabled(encoder, false);
627
			omap_encoder_update(encoder, omap_crtc->mgr,
628 629 630 631 632 633 634 635 636 637 638 639 640
					&omap_crtc->timings);
			omap_encoder_set_enabled(encoder, true);
		}
	}

	omap_crtc->full_update = false;
}

static void omap_crtc_post_apply(struct omap_drm_apply *apply)
{
	/* nothing needed for post-apply */
}

641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
void omap_crtc_flush(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	int loops = 0;

	while (!list_empty(&omap_crtc->pending_applies) ||
		!list_empty(&omap_crtc->queued_applies) ||
		omap_crtc->event || omap_crtc->old_fb) {

		if (++loops > 10) {
			dev_err(crtc->dev->dev,
				"omap_crtc_flush() timeout\n");
			break;
		}

		schedule_timeout_uninterruptible(msecs_to_jiffies(20));
	}
}

660
static const char *channel_names[] = {
661 662 663 664
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
665 666
};

667 668 669 670 671
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

672 673 674 675 676
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

677 678
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
679
		struct drm_plane *plane, enum omap_channel channel, int id)
680 681
{
	struct drm_crtc *crtc = NULL;
682 683
	struct omap_crtc *omap_crtc;
	struct omap_overlay_manager_info *info;
684
	int ret;
685 686

	DBG("%s", channel_names[channel]);
687

688
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
689
	if (!omap_crtc)
690
		return NULL;
691 692

	crtc = &omap_crtc->base;
693

694 695 696 697 698 699 700 701 702
	INIT_WORK(&omap_crtc->page_flip_work, page_flip_worker);
	INIT_WORK(&omap_crtc->apply_work, apply_worker);

	INIT_LIST_HEAD(&omap_crtc->pending_applies);
	INIT_LIST_HEAD(&omap_crtc->queued_applies);

	omap_crtc->apply.pre_apply  = omap_crtc_pre_apply;
	omap_crtc->apply.post_apply = omap_crtc_post_apply;

703 704 705 706 707
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];
	omap_crtc->pipe = id;

	omap_crtc->apply_irq.irqmask = pipe2vbl(crtc);
708 709 710 711 712 713 714 715
	omap_crtc->apply_irq.irq = omap_crtc_apply_irq;

	omap_crtc->error_irq.irqmask =
			dispc_mgr_get_sync_lost_irq(channel);
	omap_crtc->error_irq.irq = omap_crtc_error_irq;
	omap_irq_register(dev, &omap_crtc->error_irq);

	/* temporary: */
716
	omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
717 718 719 720 721 722 723

	/* TODO: fix hard-coded setup.. add properties! */
	info = &omap_crtc->info;
	info->default_color = 0x00000000;
	info->trans_key = 0x00000000;
	info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
	info->trans_enabled = false;
724

725 726 727 728 729 730 731
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
					&omap_crtc_funcs);
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

732 733
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

734
	omap_plane_install_properties(crtc->primary, &crtc->base);
735

736 737
	omap_crtcs[channel] = omap_crtc;

738 739
	return crtc;
}