irq-renesas-intc-irqpin.c 16.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Renesas INTC External IRQ Pin Driver
 *
 *  Copyright (C) 2013 Magnus Damm
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

#include <linux/init.h>
21
#include <linux/of.h>
22 23 24 25 26 27 28 29 30 31
#include <linux/platform_device.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
#include <linux/err.h>
#include <linux/slab.h>
#include <linux/module.h>
32
#include <linux/of_device.h>
33
#include <linux/pm_runtime.h>
34 35 36 37 38 39 40 41

#define INTC_IRQPIN_MAX 8 /* maximum 8 interrupts per driver instance */

#define INTC_IRQPIN_REG_SENSE 0 /* ICRn */
#define INTC_IRQPIN_REG_PRIO 1 /* INTPRInn */
#define INTC_IRQPIN_REG_SOURCE 2 /* INTREQnn */
#define INTC_IRQPIN_REG_MASK 3 /* INTMSKnn */
#define INTC_IRQPIN_REG_CLEAR 4 /* INTMSKCLRnn */
42 43 44
#define INTC_IRQPIN_REG_NR_MANDATORY 5
#define INTC_IRQPIN_REG_IRLM 5 /* ICR0 with IRLM bit (optional) */
#define INTC_IRQPIN_REG_NR 6
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63

/* INTC external IRQ PIN hardware register access:
 *
 * SENSE is read-write 32-bit with 2-bits or 4-bits per IRQ (*)
 * PRIO is read-write 32-bit with 4-bits per IRQ (**)
 * SOURCE is read-only 32-bit or 8-bit with 1-bit per IRQ (***)
 * MASK is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
 * CLEAR is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
 *
 * (*) May be accessed by more than one driver instance - lock needed
 * (**) Read-modify-write access by one driver instance - lock needed
 * (***) Accessed by one driver instance only - no locking needed
 */

struct intc_irqpin_iomem {
	void __iomem *iomem;
	unsigned long (*read)(void __iomem *iomem);
	void (*write)(void __iomem *iomem, unsigned long data);
	int width;
64
};
65 66 67

struct intc_irqpin_irq {
	int hw_irq;
68 69
	int requested_irq;
	int domain_irq;
70
	struct intc_irqpin_priv *p;
71
};
72 73 74 75

struct intc_irqpin_priv {
	struct intc_irqpin_iomem iomem[INTC_IRQPIN_REG_NR];
	struct intc_irqpin_irq irq[INTC_IRQPIN_MAX];
76
	unsigned int sense_bitfield_width;
77 78 79
	struct platform_device *pdev;
	struct irq_chip irq_chip;
	struct irq_domain *irq_domain;
80
	atomic_t wakeup_path;
81
	unsigned shared_irqs:1;
82
	u8 shared_irq_mask;
83 84
};

85
struct intc_irqpin_config {
86
	unsigned int irlm_bit;
87
	unsigned needs_irlm:1;
88 89
};

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
static unsigned long intc_irqpin_read32(void __iomem *iomem)
{
	return ioread32(iomem);
}

static unsigned long intc_irqpin_read8(void __iomem *iomem)
{
	return ioread8(iomem);
}

static void intc_irqpin_write32(void __iomem *iomem, unsigned long data)
{
	iowrite32(data, iomem);
}

static void intc_irqpin_write8(void __iomem *iomem, unsigned long data)
{
	iowrite8(data, iomem);
}

static inline unsigned long intc_irqpin_read(struct intc_irqpin_priv *p,
					     int reg)
{
	struct intc_irqpin_iomem *i = &p->iomem[reg];
114

115 116 117 118 119 120 121
	return i->read(i->iomem);
}

static inline void intc_irqpin_write(struct intc_irqpin_priv *p,
				     int reg, unsigned long data)
{
	struct intc_irqpin_iomem *i = &p->iomem[reg];
122

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
	i->write(i->iomem, data);
}

static inline unsigned long intc_irqpin_hwirq_mask(struct intc_irqpin_priv *p,
						   int reg, int hw_irq)
{
	return BIT((p->iomem[reg].width - 1) - hw_irq);
}

static inline void intc_irqpin_irq_write_hwirq(struct intc_irqpin_priv *p,
					       int reg, int hw_irq)
{
	intc_irqpin_write(p, reg, intc_irqpin_hwirq_mask(p, reg, hw_irq));
}

static DEFINE_RAW_SPINLOCK(intc_irqpin_lock); /* only used by slow path */

static void intc_irqpin_read_modify_write(struct intc_irqpin_priv *p,
					  int reg, int shift,
					  int width, int value)
{
	unsigned long flags;
	unsigned long tmp;

	raw_spin_lock_irqsave(&intc_irqpin_lock, flags);

	tmp = intc_irqpin_read(p, reg);
	tmp &= ~(((1 << width) - 1) << shift);
	tmp |= value << shift;
	intc_irqpin_write(p, reg, tmp);

	raw_spin_unlock_irqrestore(&intc_irqpin_lock, flags);
}

static void intc_irqpin_mask_unmask_prio(struct intc_irqpin_priv *p,
					 int irq, int do_mask)
{
160 161 162
	/* The PRIO register is assumed to be 32-bit with fixed 4-bit fields. */
	int bitfield_width = 4;
	int shift = 32 - (irq + 1) * bitfield_width;
163 164 165 166 167 168 169 170

	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_PRIO,
				      shift, bitfield_width,
				      do_mask ? 0 : (1 << bitfield_width) - 1);
}

static int intc_irqpin_set_sense(struct intc_irqpin_priv *p, int irq, int value)
{
171
	/* The SENSE register is assumed to be 32-bit. */
172
	int bitfield_width = p->sense_bitfield_width;
173
	int shift = 32 - (irq + 1) * bitfield_width;
174 175 176 177 178 179 180 181 182 183 184 185 186 187

	dev_dbg(&p->pdev->dev, "sense irq = %d, mode = %d\n", irq, value);

	if (value >= (1 << bitfield_width))
		return -EINVAL;

	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_SENSE, shift,
				      bitfield_width, value);
	return 0;
}

static void intc_irqpin_dbg(struct intc_irqpin_irq *i, char *str)
{
	dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n",
188
		str, i->requested_irq, i->hw_irq, i->domain_irq);
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
}

static void intc_irqpin_irq_enable(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
	int hw_irq = irqd_to_hwirq(d);

	intc_irqpin_dbg(&p->irq[hw_irq], "enable");
	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq);
}

static void intc_irqpin_irq_disable(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
	int hw_irq = irqd_to_hwirq(d);

	intc_irqpin_dbg(&p->irq[hw_irq], "disable");
	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq);
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static void intc_irqpin_shared_irq_enable(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
	int hw_irq = irqd_to_hwirq(d);

	intc_irqpin_dbg(&p->irq[hw_irq], "shared enable");
	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq);

	p->shared_irq_mask &= ~BIT(hw_irq);
}

static void intc_irqpin_shared_irq_disable(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
	int hw_irq = irqd_to_hwirq(d);

	intc_irqpin_dbg(&p->irq[hw_irq], "shared disable");
	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq);

	p->shared_irq_mask |= BIT(hw_irq);
}

231 232 233
static void intc_irqpin_irq_enable_force(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
234
	int irq = p->irq[irqd_to_hwirq(d)].requested_irq;
235 236

	intc_irqpin_irq_enable(d);
237 238 239 240 241

	/* enable interrupt through parent interrupt controller,
	 * assumes non-shared interrupt with 1:1 mapping
	 * needed for busted IRQs on some SoCs like sh73a0
	 */
242 243 244 245 246 247
	irq_get_chip(irq)->irq_unmask(irq_get_irq_data(irq));
}

static void intc_irqpin_irq_disable_force(struct irq_data *d)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
248
	int irq = p->irq[irqd_to_hwirq(d)].requested_irq;
249

250 251 252 253
	/* disable interrupt through parent interrupt controller,
	 * assumes non-shared interrupt with 1:1 mapping
	 * needed for busted IRQs on some SoCs like sh73a0
	 */
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	irq_get_chip(irq)->irq_mask(irq_get_irq_data(irq));
	intc_irqpin_irq_disable(d);
}

#define INTC_IRQ_SENSE_VALID 0x10
#define INTC_IRQ_SENSE(x) (x + INTC_IRQ_SENSE_VALID)

static unsigned char intc_irqpin_sense[IRQ_TYPE_SENSE_MASK + 1] = {
	[IRQ_TYPE_EDGE_FALLING] = INTC_IRQ_SENSE(0x00),
	[IRQ_TYPE_EDGE_RISING] = INTC_IRQ_SENSE(0x01),
	[IRQ_TYPE_LEVEL_LOW] = INTC_IRQ_SENSE(0x02),
	[IRQ_TYPE_LEVEL_HIGH] = INTC_IRQ_SENSE(0x03),
	[IRQ_TYPE_EDGE_BOTH] = INTC_IRQ_SENSE(0x04),
};

static int intc_irqpin_irq_set_type(struct irq_data *d, unsigned int type)
{
	unsigned char value = intc_irqpin_sense[type & IRQ_TYPE_SENSE_MASK];
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);

	if (!(value & INTC_IRQ_SENSE_VALID))
		return -EINVAL;

	return intc_irqpin_set_sense(p, irqd_to_hwirq(d),
				     value ^ INTC_IRQ_SENSE_VALID);
}

281 282 283
static int intc_irqpin_irq_set_wake(struct irq_data *d, unsigned int on)
{
	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
284 285 286
	int hw_irq = irqd_to_hwirq(d);

	irq_set_irq_wake(p->irq[hw_irq].requested_irq, on);
287
	if (on)
288
		atomic_inc(&p->wakeup_path);
289
	else
290
		atomic_dec(&p->wakeup_path);
291 292 293 294

	return 0;
}

295 296 297 298 299 300 301 302 303 304 305 306
static irqreturn_t intc_irqpin_irq_handler(int irq, void *dev_id)
{
	struct intc_irqpin_irq *i = dev_id;
	struct intc_irqpin_priv *p = i->p;
	unsigned long bit;

	intc_irqpin_dbg(i, "demux1");
	bit = intc_irqpin_hwirq_mask(p, INTC_IRQPIN_REG_SOURCE, i->hw_irq);

	if (intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE) & bit) {
		intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, ~bit);
		intc_irqpin_dbg(i, "demux2");
307
		generic_handle_irq(i->domain_irq);
308 309 310 311 312
		return IRQ_HANDLED;
	}
	return IRQ_NONE;
}

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static irqreturn_t intc_irqpin_shared_irq_handler(int irq, void *dev_id)
{
	struct intc_irqpin_priv *p = dev_id;
	unsigned int reg_source = intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE);
	irqreturn_t status = IRQ_NONE;
	int k;

	for (k = 0; k < 8; k++) {
		if (reg_source & BIT(7 - k)) {
			if (BIT(k) & p->shared_irq_mask)
				continue;

			status |= intc_irqpin_irq_handler(irq, &p->irq[k]);
		}
	}

	return status;
}

332 333 334 335 336 337
/*
 * This lock class tells lockdep that INTC External IRQ Pin irqs are in a
 * different category than their parents, so it won't report false recursion.
 */
static struct lock_class_key intc_irqpin_irq_lock_class;

338 339 340
/* And this is for the request mutex */
static struct lock_class_key intc_irqpin_irq_request_class;

341 342 343 344 345
static int intc_irqpin_irq_domain_map(struct irq_domain *h, unsigned int virq,
				      irq_hw_number_t hw)
{
	struct intc_irqpin_priv *p = h->host_data;

346 347 348
	p->irq[hw].domain_irq = virq;
	p->irq[hw].hw_irq = hw;

349 350
	intc_irqpin_dbg(&p->irq[hw], "map");
	irq_set_chip_data(virq, h->host_data);
351 352
	irq_set_lockdep_class(virq, &intc_irqpin_irq_lock_class,
			      &intc_irqpin_irq_request_class);
353 354 355 356
	irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq);
	return 0;
}

357
static const struct irq_domain_ops intc_irqpin_irq_domain_ops = {
358
	.map	= intc_irqpin_irq_domain_map,
359
	.xlate  = irq_domain_xlate_twocell,
360 361
};

362
static const struct intc_irqpin_config intc_irqpin_irlm_r8a777x = {
363
	.irlm_bit = 23, /* ICR0.IRLM0 */
364 365 366 367 368
	.needs_irlm = 1,
};

static const struct intc_irqpin_config intc_irqpin_rmobile = {
	.needs_irlm = 0,
369 370 371 372
};

static const struct of_device_id intc_irqpin_dt_ids[] = {
	{ .compatible = "renesas,intc-irqpin", },
373 374
	{ .compatible = "renesas,intc-irqpin-r8a7778",
	  .data = &intc_irqpin_irlm_r8a777x },
375
	{ .compatible = "renesas,intc-irqpin-r8a7779",
376
	  .data = &intc_irqpin_irlm_r8a777x },
377 378 379 380
	{ .compatible = "renesas,intc-irqpin-r8a7740",
	  .data = &intc_irqpin_rmobile },
	{ .compatible = "renesas,intc-irqpin-sh73a0",
	  .data = &intc_irqpin_rmobile },
381 382 383 384
	{},
};
MODULE_DEVICE_TABLE(of, intc_irqpin_dt_ids);

385 386
static int intc_irqpin_probe(struct platform_device *pdev)
{
387
	const struct intc_irqpin_config *config;
388
	struct device *dev = &pdev->dev;
389 390 391 392 393 394 395
	struct intc_irqpin_priv *p;
	struct intc_irqpin_iomem *i;
	struct resource *io[INTC_IRQPIN_REG_NR];
	struct resource *irq;
	struct irq_chip *irq_chip;
	void (*enable_fn)(struct irq_data *d);
	void (*disable_fn)(struct irq_data *d);
396
	const char *name = dev_name(dev);
397
	bool control_parent;
398
	unsigned int nirqs;
399
	int ref_irq;
400 401 402
	int ret;
	int k;

403
	p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
404
	if (!p) {
405
		dev_err(dev, "failed to allocate driver data\n");
406
		return -ENOMEM;
407 408 409
	}

	/* deal with driver instance configuration */
410 411 412 413 414
	of_property_read_u32(dev->of_node, "sense-bitfield-width",
			     &p->sense_bitfield_width);
	control_parent = of_property_read_bool(dev->of_node, "control-parent");
	if (!p->sense_bitfield_width)
		p->sense_bitfield_width = 4; /* default to 4 bits */
415 416 417 418

	p->pdev = pdev;
	platform_set_drvdata(pdev, p);

419
	config = of_device_get_match_data(dev);
420 421 422 423

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

424 425
	/* get hold of register banks */
	memset(io, 0, sizeof(io));
426 427
	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
		io[k] = platform_get_resource(pdev, IORESOURCE_MEM, k);
428
		if (!io[k] && k < INTC_IRQPIN_REG_NR_MANDATORY) {
429
			dev_err(dev, "not enough IOMEM resources\n");
430
			ret = -EINVAL;
431
			goto err0;
432 433 434 435 436 437 438 439 440 441
		}
	}

	/* allow any number of IRQs between 1 and INTC_IRQPIN_MAX */
	for (k = 0; k < INTC_IRQPIN_MAX; k++) {
		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k);
		if (!irq)
			break;

		p->irq[k].p = p;
442
		p->irq[k].requested_irq = irq->start;
443 444
	}

445 446
	nirqs = k;
	if (nirqs < 1) {
447
		dev_err(dev, "not enough IRQ resources\n");
448
		ret = -EINVAL;
449
		goto err0;
450 451 452 453 454 455
	}

	/* ioremap IOMEM and setup read/write callbacks */
	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
		i = &p->iomem[k];

456 457 458 459
		/* handle optional registers */
		if (!io[k])
			continue;

460 461 462 463 464 465 466 467 468 469 470 471
		switch (resource_size(io[k])) {
		case 1:
			i->width = 8;
			i->read = intc_irqpin_read8;
			i->write = intc_irqpin_write8;
			break;
		case 4:
			i->width = 32;
			i->read = intc_irqpin_read32;
			i->write = intc_irqpin_write32;
			break;
		default:
472
			dev_err(dev, "IOMEM size mismatch\n");
473
			ret = -EINVAL;
474
			goto err0;
475 476
		}

477
		i->iomem = devm_ioremap_nocache(dev, io[k]->start,
478
						resource_size(io[k]));
479
		if (!i->iomem) {
480
			dev_err(dev, "failed to remap IOMEM\n");
481
			ret = -ENXIO;
482
			goto err0;
483 484 485
		}
	}

486
	/* configure "individual IRQ mode" where needed */
487
	if (config && config->needs_irlm) {
488 489
		if (io[INTC_IRQPIN_REG_IRLM])
			intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_IRLM,
490
						      config->irlm_bit, 1, 1);
491 492 493 494
		else
			dev_warn(dev, "unable to select IRLM mode\n");
	}

495
	/* mask all interrupts using priority */
496
	for (k = 0; k < nirqs; k++)
497 498
		intc_irqpin_mask_unmask_prio(p, k, 1);

499 500 501 502 503
	/* clear all pending interrupts */
	intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, 0x0);

	/* scan for shared interrupt lines */
	ref_irq = p->irq[0].requested_irq;
504
	p->shared_irqs = 1;
505
	for (k = 1; k < nirqs; k++) {
506
		if (ref_irq != p->irq[k].requested_irq) {
507
			p->shared_irqs = 0;
508 509 510 511
			break;
		}
	}

512
	/* use more severe masking method if requested */
513
	if (control_parent) {
514 515
		enable_fn = intc_irqpin_irq_enable_force;
		disable_fn = intc_irqpin_irq_disable_force;
516
	} else if (!p->shared_irqs) {
517 518
		enable_fn = intc_irqpin_irq_enable;
		disable_fn = intc_irqpin_irq_disable;
519 520 521
	} else {
		enable_fn = intc_irqpin_shared_irq_enable;
		disable_fn = intc_irqpin_shared_irq_disable;
522 523 524 525 526 527 528
	}

	irq_chip = &p->irq_chip;
	irq_chip->name = name;
	irq_chip->irq_mask = disable_fn;
	irq_chip->irq_unmask = enable_fn;
	irq_chip->irq_set_type = intc_irqpin_irq_set_type;
529 530
	irq_chip->irq_set_wake = intc_irqpin_irq_set_wake;
	irq_chip->flags	= IRQCHIP_MASK_ON_SUSPEND;
531

532 533
	p->irq_domain = irq_domain_add_simple(dev->of_node, nirqs, 0,
					      &intc_irqpin_irq_domain_ops, p);
534 535
	if (!p->irq_domain) {
		ret = -ENXIO;
536
		dev_err(dev, "cannot initialize irq domain\n");
537
		goto err0;
538 539
	}

540 541
	if (p->shared_irqs) {
		/* request one shared interrupt */
542
		if (devm_request_irq(dev, p->irq[0].requested_irq,
543 544
				intc_irqpin_shared_irq_handler,
				IRQF_SHARED, name, p)) {
545
			dev_err(dev, "failed to request low IRQ\n");
546
			ret = -ENOENT;
547
			goto err1;
548
		}
549 550
	} else {
		/* request interrupts one by one */
551
		for (k = 0; k < nirqs; k++) {
552 553 554 555
			if (devm_request_irq(dev, p->irq[k].requested_irq,
					     intc_irqpin_irq_handler, 0, name,
					     &p->irq[k])) {
				dev_err(dev, "failed to request low IRQ\n");
556 557 558 559
				ret = -ENOENT;
				goto err1;
			}
		}
560 561
	}

562
	/* unmask all interrupts on prio level */
563
	for (k = 0; k < nirqs; k++)
564 565
		intc_irqpin_mask_unmask_prio(p, k, 0);

566
	dev_info(dev, "driving %d irqs\n", nirqs);
567 568 569 570

	return 0;

err1:
571
	irq_domain_remove(p->irq_domain);
572
err0:
573 574
	pm_runtime_put(dev);
	pm_runtime_disable(dev);
575 576 577 578 579 580 581 582
	return ret;
}

static int intc_irqpin_remove(struct platform_device *pdev)
{
	struct intc_irqpin_priv *p = platform_get_drvdata(pdev);

	irq_domain_remove(p->irq_domain);
583 584
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
585 586 587
	return 0;
}

588 589 590 591 592 593 594 595 596 597 598 599
static int __maybe_unused intc_irqpin_suspend(struct device *dev)
{
	struct intc_irqpin_priv *p = dev_get_drvdata(dev);

	if (atomic_read(&p->wakeup_path))
		device_set_wakeup_path(dev);

	return 0;
}

static SIMPLE_DEV_PM_OPS(intc_irqpin_pm_ops, intc_irqpin_suspend, NULL);

600 601 602 603 604
static struct platform_driver intc_irqpin_device_driver = {
	.probe		= intc_irqpin_probe,
	.remove		= intc_irqpin_remove,
	.driver		= {
		.name	= "renesas_intc_irqpin",
605
		.of_match_table = intc_irqpin_dt_ids,
606
		.pm	= &intc_irqpin_pm_ops,
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
	}
};

static int __init intc_irqpin_init(void)
{
	return platform_driver_register(&intc_irqpin_device_driver);
}
postcore_initcall(intc_irqpin_init);

static void __exit intc_irqpin_exit(void)
{
	platform_driver_unregister(&intc_irqpin_device_driver);
}
module_exit(intc_irqpin_exit);

MODULE_AUTHOR("Magnus Damm");
MODULE_DESCRIPTION("Renesas INTC External IRQ Pin Driver");
MODULE_LICENSE("GPL v2");