cpuidle34xx.c 9.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * linux/arch/arm/mach-omap2/cpuidle34xx.c
 *
 * OMAP3 CPU IDLE Routines
 *
 * Copyright (C) 2008 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Karthik Dasu <karthik-dp@ti.com>
 *
 * Copyright (C) 2006 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 *
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap2
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

25
#include <linux/sched.h>
26
#include <linux/cpuidle.h>
27
#include <linux/export.h>
28
#include <linux/cpu_pm.h>
29

30
#include "powerdomain.h"
31
#include "clockdomain.h"
32

33
#include "pm.h"
34
#include "control.h"
35
#include "common.h"
36

37 38
/* Mach specific information to be recorded in the C-state driver_data */
struct omap3_idle_statedata {
39 40 41
	u8 mpu_state;
	u8 core_state;
	u8 per_min_state;
42
	u8 flags;
43
};
44

45 46
static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;

47 48 49 50 51 52 53 54 55 56 57
/*
 * Possible flag bits for struct omap3_idle_statedata.flags:
 *
 * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go
 *    inactive.  This in turn prevents the MPU DPLL from entering autoidle
 *    mode, so wakeup latency is greatly reduced, at the cost of additional
 *    energy consumption.  This also prevents the CORE clockdomain from
 *    entering idle.
 */
#define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE		BIT(0)

58 59 60 61
/*
 * Prevent PER OFF if CORE is not in RETention or OFF as this would
 * disable PER wakeups completely.
 */
62
static struct omap3_idle_statedata omap3_idle_data[] = {
63 64 65
	{
		.mpu_state = PWRDM_POWER_ON,
		.core_state = PWRDM_POWER_ON,
66 67
		/* In C1 do not allow PER state lower than CORE state */
		.per_min_state = PWRDM_POWER_ON,
68
		.flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE,
69 70 71 72
	},
	{
		.mpu_state = PWRDM_POWER_ON,
		.core_state = PWRDM_POWER_ON,
73
		.per_min_state = PWRDM_POWER_RET,
74 75 76 77
	},
	{
		.mpu_state = PWRDM_POWER_RET,
		.core_state = PWRDM_POWER_ON,
78
		.per_min_state = PWRDM_POWER_RET,
79 80 81 82
	},
	{
		.mpu_state = PWRDM_POWER_OFF,
		.core_state = PWRDM_POWER_ON,
83
		.per_min_state = PWRDM_POWER_RET,
84 85 86 87
	},
	{
		.mpu_state = PWRDM_POWER_RET,
		.core_state = PWRDM_POWER_RET,
88
		.per_min_state = PWRDM_POWER_OFF,
89 90 91 92
	},
	{
		.mpu_state = PWRDM_POWER_OFF,
		.core_state = PWRDM_POWER_RET,
93
		.per_min_state = PWRDM_POWER_OFF,
94 95 96 97
	},
	{
		.mpu_state = PWRDM_POWER_OFF,
		.core_state = PWRDM_POWER_OFF,
98
		.per_min_state = PWRDM_POWER_OFF,
99 100
	},
};
101

102 103 104 105 106 107 108 109 110
/**
 * omap3_enter_idle - Programs OMAP3 to enter the specified state
 * @dev: cpuidle device
 * @drv: cpuidle driver
 * @index: the index of state to be entered
 */
static int omap3_enter_idle(struct cpuidle_device *dev,
			    struct cpuidle_driver *drv,
			    int index)
111
{
112
	struct omap3_idle_statedata *cx = &omap3_idle_data[index];
113 114 115

	local_fiq_disable();

116
	if (omap_irq_pending() || need_resched())
117
		goto return_sleep_time;
118

119
	/* Deny idle for C1 */
120
	if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) {
121
		clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
122 123 124
	} else {
		pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state);
		pwrdm_set_next_pwrst(core_pd, cx->core_state);
125 126
	}

127 128 129 130
	/*
	 * Call idle CPU PM enter notifier chain so that
	 * VFP context is saved.
	 */
131
	if (cx->mpu_state == PWRDM_POWER_OFF)
132 133
		cpu_pm_enter();

134 135 136
	/* Execute ARM wfi */
	omap_sram_idle();

137 138 139 140
	/*
	 * Call idle CPU PM enter notifier chain to restore
	 * VFP context.
	 */
141 142
	if (cx->mpu_state == PWRDM_POWER_OFF &&
	    pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
143 144
		cpu_pm_exit();

145
	/* Re-allow idle for C1 */
146
	if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE)
147
		clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
148

149
return_sleep_time:
150 151
	local_fiq_enable();

152
	return index;
153 154
}

155
/**
156
 * next_valid_state - Find next valid C-state
157
 * @dev: cpuidle device
158
 * @drv: cpuidle driver
159
 * @index: Index of currently selected c-state
160
 *
161 162 163
 * If the state corresponding to index is valid, index is returned back
 * to the caller. Else, this function searches for a lower c-state which is
 * still valid (as defined in omap3_power_states[]) and returns its index.
164 165 166
 *
 * A state is valid if the 'valid' field is enabled and
 * if it satisfies the enable_off_mode condition.
167
 */
168
static int next_valid_state(struct cpuidle_device *dev,
169
			    struct cpuidle_driver *drv, int index)
170
{
171
	struct omap3_idle_statedata *cx = &omap3_idle_data[index];
172 173
	u32 mpu_deepest_state = PWRDM_POWER_RET;
	u32 core_deepest_state = PWRDM_POWER_RET;
174
	int idx;
175
	int next_index = 0; /* C1 is the default value */
176 177 178 179 180 181 182 183 184 185 186

	if (enable_off_mode) {
		mpu_deepest_state = PWRDM_POWER_OFF;
		/*
		 * Erratum i583: valable for ES rev < Es1.2 on 3630.
		 * CORE OFF mode is not supported in a stable form, restrict
		 * instead the CORE state to RET.
		 */
		if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
			core_deepest_state = PWRDM_POWER_OFF;
	}
187 188

	/* Check if current state is valid */
189
	if ((cx->mpu_state >= mpu_deepest_state) &&
190
	    (cx->core_state >= core_deepest_state))
191
		return index;
192

193 194 195 196 197
	/*
	 * Drop to next valid state.
	 * Start search from the next (lower) state.
	 */
	for (idx = index - 1; idx >= 0; idx--) {
198
		cx = &omap3_idle_data[idx];
199 200 201 202
		if ((cx->mpu_state >= mpu_deepest_state) &&
		    (cx->core_state >= core_deepest_state)) {
			next_index = idx;
			break;
203 204 205
		}
	}

206
	return next_index;
207 208
}

209 210 211
/**
 * omap3_enter_idle_bm - Checks for any bus activity
 * @dev: cpuidle device
212
 * @drv: cpuidle driver
213
 * @index: array index of target state to be programmed
214
 *
215 216
 * This function checks for any pending activity and then programs
 * the device to the specified or a safer state.
217 218
 */
static int omap3_enter_idle_bm(struct cpuidle_device *dev,
219
			       struct cpuidle_driver *drv,
220
			       int index)
221
{
222 223
	int new_state_idx, ret;
	u8 per_next_state, per_saved_state;
224
	struct omap3_idle_statedata *cx;
225

226
	/*
227
	 * Use only C1 if CAM is active.
228 229
	 * CAM does not have wakeup capability in OMAP3.
	 */
230
	if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
231
		new_state_idx = drv->safe_state_index;
232 233
	else
		new_state_idx = next_valid_state(dev, drv, index);
234

235 236 237 238 239 240 241 242
	/*
	 * FIXME: we currently manage device-specific idle states
	 *        for PER and CORE in combination with CPU-specific
	 *        idle states.  This is wrong, and device-specific
	 *        idle management needs to be separated out into
	 *        its own code.
	 */

243 244
	/* Program PER state */
	cx = &omap3_idle_data[new_state_idx];
245

246 247 248 249
	per_next_state = pwrdm_read_next_pwrst(per_pd);
	per_saved_state = per_next_state;
	if (per_next_state < cx->per_min_state) {
		per_next_state = cx->per_min_state;
250
		pwrdm_set_next_pwrst(per_pd, per_next_state);
251
	}
252

253
	ret = omap3_enter_idle(dev, drv, new_state_idx);
254 255 256 257 258 259

	/* Restore original PER state if it was modified */
	if (per_next_state != per_saved_state)
		pwrdm_set_next_pwrst(per_pd, per_saved_state);

	return ret;
260 261
}

262
static DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
263

264
static struct cpuidle_driver omap3_idle_driver = {
265 266
	.name             = "omap3_idle",
	.owner            = THIS_MODULE,
267 268
	.states = {
		{
269
			.enter		  = omap3_enter_idle_bm,
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
			.exit_latency	  = 2 + 2,
			.target_residency = 5,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C1",
			.desc		  = "MPU ON + CORE ON",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 10 + 10,
			.target_residency = 30,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C2",
			.desc		  = "MPU ON + CORE ON",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 50 + 50,
			.target_residency = 300,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C3",
			.desc		  = "MPU RET + CORE ON",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 1500 + 1800,
			.target_residency = 4000,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C4",
			.desc		  = "MPU OFF + CORE ON",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 2500 + 7500,
			.target_residency = 12000,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C5",
			.desc		  = "MPU RET + CORE RET",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 3000 + 8500,
			.target_residency = 15000,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C6",
			.desc		  = "MPU OFF + CORE RET",
		},
		{
			.enter		  = omap3_enter_idle_bm,
			.exit_latency	  = 10000 + 30000,
			.target_residency = 30000,
			.flags		  = CPUIDLE_FLAG_TIME_VALID,
			.name		  = "C7",
			.desc		  = "MPU OFF + CORE OFF",
		},
	},
325
	.state_count = ARRAY_SIZE(omap3_idle_data),
326
	.safe_state_index = 0,
327 328
};

329 330
/* Public functions */

331 332 333
/**
 * omap3_idle_init - Init routine for OMAP3 idle
 *
334
 * Registers the OMAP3 specific cpuidle driver to the cpuidle
335 336
 * framework with the valid set of states.
 */
337
int __init omap3_idle_init(void)
338 339 340 341
{
	struct cpuidle_device *dev;

	mpu_pd = pwrdm_lookup("mpu_pwrdm");
342
	core_pd = pwrdm_lookup("core_pwrdm");
343 344
	per_pd = pwrdm_lookup("per_pwrdm");
	cam_pd = pwrdm_lookup("cam_pwrdm");
345

346 347 348
	if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
		return -ENODEV;

349 350 351 352
	if (cpuidle_register_driver(&omap3_idle_driver)) {
		pr_err("%s: CPUidle driver register failed\n", __func__);
		return -EIO;
	}
353

354
	dev = &per_cpu(omap3_idle_dev, smp_processor_id());
355
	dev->cpu = 0;
356

357 358 359
	if (cpuidle_register_device(dev)) {
		printk(KERN_ERR "%s: CPUidle register device failed\n",
		       __func__);
360
		cpuidle_unregister_driver(&omap3_idle_driver);
361 362 363 364 365
		return -EIO;
	}

	return 0;
}