x2apic_cluster.c 6.9 KB
Newer Older
1 2 3 4 5
#include <linux/threads.h>
#include <linux/cpumask.h>
#include <linux/string.h>
#include <linux/kernel.h>
#include <linux/ctype.h>
6
#include <linux/dmar.h>
7
#include <linux/cpu.h>
8

9
#include <asm/smp.h>
10
#include <asm/x2apic.h>
11

12
static DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
13
static DEFINE_PER_CPU(cpumask_var_t, cpus_in_cluster);
14
static DEFINE_PER_CPU(cpumask_var_t, ipi_mask);
15

16
static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
17
{
18
	return x2apic_enabled();
19 20
}

21 22 23 24 25
static inline u32 x2apic_cluster(int cpu)
{
	return per_cpu(x86_cpu_to_logical_apicid, cpu) >> 16;
}

26 27 28 29 30 31 32 33
static void x2apic_send_IPI(int cpu, int vector)
{
	u32 dest = per_cpu(x86_cpu_to_logical_apicid, cpu);

	x2apic_wrmsr_fence();
	__x2apic_send_IPI_dest(dest, vector, APIC_DEST_LOGICAL);
}

34 35
static void
__x2apic_send_IPI_mask(const struct cpumask *mask, int vector, int apic_dest)
36
{
37 38 39
	struct cpumask *cpus_in_cluster_ptr;
	struct cpumask *ipi_mask_ptr;
	unsigned int cpu, this_cpu;
40
	unsigned long flags;
41
	u32 dest;
42

43 44
	x2apic_wrmsr_fence();

45
	local_irq_save(flags);
46 47

	this_cpu = smp_processor_id();
48 49 50 51 52

	/*
	 * We are to modify mask, so we need an own copy
	 * and be sure it's manipulated with irq off.
	 */
53
	ipi_mask_ptr = this_cpu_cpumask_var_ptr(ipi_mask);
54
	cpumask_copy(ipi_mask_ptr, mask);
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

	/*
	 * The idea is to send one IPI per cluster.
	 */
	for_each_cpu(cpu, ipi_mask_ptr) {
		unsigned long i;

		cpus_in_cluster_ptr = per_cpu(cpus_in_cluster, cpu);
		dest = 0;

		/* Collect cpus in cluster. */
		for_each_cpu_and(i, ipi_mask_ptr, cpus_in_cluster_ptr) {
			if (apic_dest == APIC_DEST_ALLINC || i != this_cpu)
				dest |= per_cpu(x86_cpu_to_logical_apicid, i);
		}

		if (!dest)
72
			continue;
73 74 75 76 77 78 79

		__x2apic_send_IPI_dest(dest, vector, apic->dest_logical);
		/*
		 * Cluster sibling cpus should be discared now so
		 * we would not send IPI them second time.
		 */
		cpumask_andnot(ipi_mask_ptr, ipi_mask_ptr, cpus_in_cluster_ptr);
80
	}
81

82 83 84
	local_irq_restore(flags);
}

85 86 87 88 89
static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
{
	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLINC);
}

90
static void
91
x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
92
{
93
	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLBUT);
94
}
95

96 97
static void x2apic_send_IPI_allbutself(int vector)
{
98
	__x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLBUT);
99 100 101 102
}

static void x2apic_send_IPI_all(int vector)
{
103
	__x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLINC);
104 105
}

106
static int
107
x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
108 109
			      const struct cpumask *andmask,
			      unsigned int *apicid)
M
Mike Travis 已提交
110
{
111 112 113
	u32 dest = 0;
	u16 cluster;
	int i;
M
Mike Travis 已提交
114

115 116 117 118 119 120
	for_each_cpu_and(i, cpumask, andmask) {
		if (!cpumask_test_cpu(i, cpu_online_mask))
			continue;
		dest = per_cpu(x86_cpu_to_logical_apicid, i);
		cluster = x2apic_cluster(i);
		break;
121 122
	}

123
	if (!dest)
124
		return -EINVAL;
125 126 127 128 129 130 131 132 133

	for_each_cpu_and(i, cpumask, andmask) {
		if (!cpumask_test_cpu(i, cpu_online_mask))
			continue;
		if (cluster != x2apic_cluster(i))
			continue;
		dest |= per_cpu(x86_cpu_to_logical_apicid, i);
	}

134 135 136
	*apicid = dest;

	return 0;
M
Mike Travis 已提交
137 138
}

139
static void init_x2apic_ldr(void)
140 141 142 143 144 145
{
	unsigned int this_cpu = smp_processor_id();
	unsigned int cpu;

	per_cpu(x86_cpu_to_logical_apicid, this_cpu) = apic_read(APIC_LDR);

146
	cpumask_set_cpu(this_cpu, per_cpu(cpus_in_cluster, this_cpu));
147 148 149
	for_each_online_cpu(cpu) {
		if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
			continue;
150 151
		cpumask_set_cpu(this_cpu, per_cpu(cpus_in_cluster, cpu));
		cpumask_set_cpu(cpu, per_cpu(cpus_in_cluster, this_cpu));
152 153 154
	}
}

155 156 157
/*
 * At CPU state changes, update the x2apic cluster sibling info.
 */
158
static int x2apic_prepare_cpu(unsigned int cpu)
159
{
160 161 162 163 164 165
	if (!zalloc_cpumask_var(&per_cpu(cpus_in_cluster, cpu), GFP_KERNEL))
		return -ENOMEM;

	if (!zalloc_cpumask_var(&per_cpu(ipi_mask, cpu), GFP_KERNEL)) {
		free_cpumask_var(per_cpu(cpus_in_cluster, cpu));
		return -ENOMEM;
166 167
	}

168
	return 0;
169 170
}

171
static int x2apic_dead_cpu(unsigned int this_cpu)
172
{
173
	int cpu;
174

175 176 177 178 179 180 181 182 183
	for_each_online_cpu(cpu) {
		if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
			continue;
		cpumask_clear_cpu(this_cpu, per_cpu(cpus_in_cluster, cpu));
		cpumask_clear_cpu(cpu, per_cpu(cpus_in_cluster, this_cpu));
	}
	free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
	free_cpumask_var(per_cpu(ipi_mask, this_cpu));
	return 0;
184 185
}

186 187
static int x2apic_cluster_probe(void)
{
188
	int cpu = smp_processor_id();
189
	int ret;
190 191

	if (!x2apic_mode)
192
		return 0;
193

194 195 196 197 198 199
	ret = cpuhp_setup_state(CPUHP_X2APIC_PREPARE, "X2APIC_PREPARE",
				x2apic_prepare_cpu, x2apic_dead_cpu);
	if (ret < 0) {
		pr_err("Failed to register X2APIC_PREPARE\n");
		return 0;
	}
200 201
	cpumask_set_cpu(cpu, per_cpu(cpus_in_cluster, cpu));
	return 1;
202 203
}

204 205 206 207 208
static const struct cpumask *x2apic_cluster_target_cpus(void)
{
	return cpu_all_mask;
}

209 210 211
/*
 * Each x2apic cluster is an allocation domain.
 */
212 213
static void cluster_vector_allocation_domain(int cpu, struct cpumask *retmask,
					     const struct cpumask *mask)
214
{
215 216 217 218 219 220 221 222 223 224 225 226 227
	/*
	 * To minimize vector pressure, default case of boot, device bringup
	 * etc will use a single cpu for the interrupt destination.
	 *
	 * On explicit migration requests coming from irqbalance etc,
	 * interrupts will be routed to the x2apic cluster (cluster-id
	 * derived from the first cpu in the mask) members specified
	 * in the mask.
	 */
	if (mask == x2apic_cluster_target_cpus())
		cpumask_copy(retmask, cpumask_of(cpu));
	else
		cpumask_and(retmask, mask, per_cpu(cpus_in_cluster, cpu));
228 229
}

230
static struct apic apic_x2apic_cluster __ro_after_init = {
I
Ingo Molnar 已提交
231 232

	.name				= "cluster x2apic",
233
	.probe				= x2apic_cluster_probe,
I
Ingo Molnar 已提交
234
	.acpi_madt_oem_check		= x2apic_acpi_madt_oem_check,
235
	.apic_id_valid			= x2apic_apic_id_valid,
I
Ingo Molnar 已提交
236 237
	.apic_id_registered		= x2apic_apic_id_registered,

238
	.irq_delivery_mode		= dest_LowestPrio,
239
	.irq_dest_mode			= 1, /* logical */
I
Ingo Molnar 已提交
240

241
	.target_cpus			= x2apic_cluster_target_cpus,
242
	.disable_esr			= 0,
243
	.dest_logical			= APIC_DEST_LOGICAL,
I
Ingo Molnar 已提交
244 245
	.check_apicid_used		= NULL,

246
	.vector_allocation_domain	= cluster_vector_allocation_domain,
I
Ingo Molnar 已提交
247 248 249 250
	.init_apic_ldr			= init_x2apic_ldr,

	.ioapic_phys_id_map		= NULL,
	.setup_apic_routing		= NULL,
251
	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
I
Ingo Molnar 已提交
252
	.apicid_to_cpu_present		= NULL,
253
	.check_phys_apicid_present	= default_check_phys_apicid_present,
254
	.phys_pkg_id			= x2apic_phys_pkg_id,
I
Ingo Molnar 已提交
255

256 257
	.get_apic_id			= x2apic_get_apic_id,
	.set_apic_id			= x2apic_set_apic_id,
I
Ingo Molnar 已提交
258 259 260

	.cpu_mask_to_apicid_and		= x2apic_cpu_mask_to_apicid_and,

261
	.send_IPI			= x2apic_send_IPI,
I
Ingo Molnar 已提交
262 263 264 265 266 267 268
	.send_IPI_mask			= x2apic_send_IPI_mask,
	.send_IPI_mask_allbutself	= x2apic_send_IPI_mask_allbutself,
	.send_IPI_allbutself		= x2apic_send_IPI_allbutself,
	.send_IPI_all			= x2apic_send_IPI_all,
	.send_IPI_self			= x2apic_send_IPI_self,

	.inquire_remote_apic		= NULL,
Y
Yinghai Lu 已提交
269 270 271

	.read				= native_apic_msr_read,
	.write				= native_apic_msr_write,
272
	.eoi_write			= native_apic_msr_eoi_write,
Y
Yinghai Lu 已提交
273 274 275 276
	.icr_read			= native_x2apic_icr_read,
	.icr_write			= native_x2apic_icr_write,
	.wait_icr_idle			= native_x2apic_wait_icr_idle,
	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
277
};
278 279

apic_driver(apic_x2apic_cluster);