pci-bridge.h 7.8 KB
Newer Older
1 2
#ifndef _ASM_POWERPC_PCI_BRIDGE_H
#define _ASM_POWERPC_PCI_BRIDGE_H
3
#ifdef __KERNEL__
S
Stephen Rothwell 已提交
4 5 6 7 8 9
/*
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
10
#include <linux/pci.h>
11 12
#include <linux/list.h>
#include <linux/ioport.h>
13
#include <asm-generic/pci-bridge.h>
14

15 16
struct device_node;

17 18 19 20 21
/*
 * Structure of a PCI controller (host bridge)
 */
struct pci_controller {
	struct pci_bus *bus;
22
	char is_dynamic;
23 24 25
#ifdef CONFIG_PPC64
	int node;
#endif
26
	struct device_node *dn;
27
	struct list_head list_node;
28 29 30 31 32
	struct device *parent;

	int first_busno;
	int last_busno;
	int self_busno;
33
	struct resource busn;
34 35

	void __iomem *io_base_virt;
36 37 38
#ifdef CONFIG_PPC64
	void *io_base_alloc;
#endif
39
	resource_size_t io_base_phys;
40
	resource_size_t pci_io_size;
41 42 43 44 45 46

	/* Some machines (PReP) have a non 1:1 mapping of
	 * the PCI memory space in the CPU bus space
	 */
	resource_size_t pci_mem_offset;

47 48 49 50 51 52 53
	/* Some machines have a special region to forward the ISA
	 * "memory" cycles such as VGA memory regions. Left to 0
	 * if unsupported
	 */
	resource_size_t	isa_mem_phys;
	resource_size_t	isa_mem_size;

54
	struct pci_ops *ops;
55 56
	unsigned int __iomem *cfg_addr;
	void __iomem *cfg_data;
57 58 59 60 61

	/*
	 * Used for variants of PCI indirect handling and possible quirks:
	 *  SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
	 *  EXT_REG - provides access to PCI-e extended registers
L
Lucas De Marchi 已提交
62
	 *  SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
63 64 65
	 *   on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
	 *   to determine which bus number to match on when generating type0
	 *   config cycles
66 67 68 69
	 *  NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
	 *   hanging if we don't have link and try to do config cycles to
	 *   anything but the PHB.  Only allow talking to the PHB if this is
	 *   set.
70
	 *  BIG_ENDIAN - cfg_addr is a big endian register
71 72
	 *  BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
	 *   the PLB4.  Effectively disable MRM commands by setting this.
73 74
	 *  FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
	 *   link status is in a RC PCIe cfg register (vs being a SoC register)
75
	 */
S
Stephen Rothwell 已提交
76 77 78 79 80
#define PPC_INDIRECT_TYPE_SET_CFG_TYPE		0x00000001
#define PPC_INDIRECT_TYPE_EXT_REG		0x00000002
#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS	0x00000004
#define PPC_INDIRECT_TYPE_NO_PCIE_LINK		0x00000008
#define PPC_INDIRECT_TYPE_BIG_ENDIAN		0x00000010
81
#define PPC_INDIRECT_TYPE_BROKEN_MRM		0x00000020
82
#define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK	0x00000040
83 84 85 86 87 88
	u32 indirect_type;
	/* Currently, we limit ourselves to 1 IO range and 3 mem
	 * ranges since the common pci_bus structure can't handle more
	 */
	struct resource	io_resource;
	struct resource mem_resources[3];
89
	int global_number;		/* PCI domain number */
90 91 92 93

	resource_size_t dma_window_base_cur;
	resource_size_t dma_window_size;

94 95
#ifdef CONFIG_PPC64
	unsigned long buid;
96
#endif	/* CONFIG_PPC64 */
97 98

	void *private_data;
99 100 101 102
};

/* These are used for config access before all the PCI probing
   has been done. */
S
Stephen Rothwell 已提交
103 104 105 106 107 108 109 110 111 112 113 114
extern int early_read_config_byte(struct pci_controller *hose, int bus,
			int dev_fn, int where, u8 *val);
extern int early_read_config_word(struct pci_controller *hose, int bus,
			int dev_fn, int where, u16 *val);
extern int early_read_config_dword(struct pci_controller *hose, int bus,
			int dev_fn, int where, u32 *val);
extern int early_write_config_byte(struct pci_controller *hose, int bus,
			int dev_fn, int where, u8 val);
extern int early_write_config_word(struct pci_controller *hose, int bus,
			int dev_fn, int where, u16 val);
extern int early_write_config_dword(struct pci_controller *hose, int bus,
			int dev_fn, int where, u32 val);
115

116 117 118
extern int early_find_capability(struct pci_controller *hose, int bus,
				 int dev_fn, int cap);

119
extern void setup_indirect_pci(struct pci_controller* hose,
120 121
			       resource_size_t cfg_addr,
			       resource_size_t cfg_data, u32 flags);
122

123 124 125 126 127 128
extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
				int offset, int len, u32 *val);

extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
				 int offset, int len, u32 val);

129 130 131 132 133
static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
{
	return bus->sysdata;
}

134 135 136 137 138 139
#ifndef CONFIG_PPC64

extern int pci_device_from_OF_node(struct device_node *node,
				   u8 *bus, u8 *devfn);
extern void pci_create_OF_bus_map(void);

140 141 142 143 144 145 146 147
static inline int isa_vaddr_is_ioport(void __iomem *address)
{
	/* No specific ISA handling on ppc32 at this stage, it
	 * all goes through PCI
	 */
	return 0;
}

S
Stephen Rothwell 已提交
148
#else	/* CONFIG_PPC64 */
L
Linus Torvalds 已提交
149

150 151 152 153 154 155 156
/*
 * PCI stuff, for nodes representing PCI devices, pointed to
 * by device_node->data.
 */
struct iommu_table;

struct pci_dn {
157 158
	int	busno;			/* pci bus number */
	int	devfn;			/* pci device and function number */
159

160 161 162 163 164 165
	struct  pci_controller *phb;	/* for pci devices */
	struct	iommu_table *iommu_table;	/* for phb's or bridges */
	struct	device_node *node;	/* back-pointer to the device_node */

	int	pci_ext_config_space;	/* for pci devices */

166
	struct	pci_dev *pcidev;	/* back-pointer to the pci device */
167
#ifdef CONFIG_EEH
168
	struct eeh_dev *edev;		/* eeh device */
169
#endif
170 171 172 173
#define IODA_INVALID_PE		(-1)
#ifdef CONFIG_PPC_POWERNV
	int	pe_number;
#endif
174 175 176 177 178
};

/* Get the pointer to a device_node's pci_dn */
#define PCI_DN(dn)	((struct pci_dn *) (dn)->data)

179
extern void * update_dn_pci_info(struct device_node *dn, void *data);
L
Linus Torvalds 已提交
180

181 182 183 184 185 186 187 188 189 190
static inline int pci_device_from_OF_node(struct device_node *np,
					  u8 *bus, u8 *devfn)
{
	if (!PCI_DN(np))
		return -ENODEV;
	*bus = PCI_DN(np)->busno;
	*devfn = PCI_DN(np)->devfn;
	return 0;
}

191 192 193
#if defined(CONFIG_EEH)
static inline struct eeh_dev *of_node_to_eeh_dev(struct device_node *dn)
{
194 195 196 197 198 199 200 201
	/*
	 * For those OF nodes whose parent isn't PCI bridge, they
	 * don't have PCI_DN actually. So we have to skip them for
	 * any EEH operations.
	 */
	if (!dn || !PCI_DN(dn))
		return NULL;

202 203
	return PCI_DN(dn)->edev;
}
204 205
#else
#define of_node_to_eeh_dev(x) (NULL)
206 207
#endif

208
/** Find the bus corresponding to the indicated device node */
S
Stephen Rothwell 已提交
209
extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
210 211

/** Remove all of the PCI devices under this bus */
212
extern void __pcibios_remove_pci_devices(struct pci_bus *bus, int purge_pe);
S
Stephen Rothwell 已提交
213
extern void pcibios_remove_pci_devices(struct pci_bus *bus);
214 215

/** Discover new pci devices under this bus, and add them */
S
Stephen Rothwell 已提交
216
extern void pcibios_add_pci_devices(struct pci_bus *bus);
L
Linus Torvalds 已提交
217

218

219 220
extern void isa_bridge_find_early(struct pci_controller *hose);

221 222 223 224 225 226 227
static inline int isa_vaddr_is_ioport(void __iomem *address)
{
	/* Check if address hits the reserved legacy IO range */
	unsigned long ea = (unsigned long)address;
	return ea >= ISA_IO_BASE && ea < ISA_IO_END;
}

228 229 230
extern int pcibios_unmap_io_space(struct pci_bus *bus);
extern int pcibios_map_io_space(struct pci_bus *bus);

A
Anton Blanchard 已提交
231 232 233 234 235 236
#ifdef CONFIG_NUMA
#define PHB_SET_NODE(PHB, NODE)		((PHB)->node = (NODE))
#else
#define PHB_SET_NODE(PHB, NODE)		((PHB)->node = -1)
#endif

S
Stephen Rothwell 已提交
237
#endif	/* CONFIG_PPC64 */
238 239

/* Get the PCI host controller for an OF device */
S
Stephen Rothwell 已提交
240 241
extern struct pci_controller *pci_find_hose_for_OF_device(
			struct device_node* node);
242 243

/* Fill up host controller resources from the OF node */
S
Stephen Rothwell 已提交
244 245
extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
			struct device_node *dev, int primary);
246

247
/* Allocate & free a PCI host bridge structure */
S
Stephen Rothwell 已提交
248
extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
249 250
extern void pcibios_free_controller(struct pci_controller *phb);

251
#ifdef CONFIG_PCI
252
extern int pcibios_vaddr_is_ioport(void __iomem *address);
253
#else
254 255 256 257
static inline int pcibios_vaddr_is_ioport(void __iomem *address)
{
	return 0;
}
S
Stephen Rothwell 已提交
258
#endif	/* CONFIG_PCI */
259

S
Stephen Rothwell 已提交
260 261
#endif	/* __KERNEL__ */
#endif	/* _ASM_POWERPC_PCI_BRIDGE_H */