irq-omap-intc.c 8.8 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-omap2/irq.c
3 4 5 6 7 8 9 10 11 12 13
 *
 * Interrupt handler for OMAP2 boards.
 *
 * Copyright (C) 2005 Nokia Corporation
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
14
#include <linux/module.h>
15 16
#include <linux/init.h>
#include <linux/interrupt.h>
17
#include <linux/io.h>
18

19
#include <asm/exception.h>
20 21 22
#include <linux/irqdomain.h>
#include <linux/of.h>
#include <linux/of_address.h>
23
#include <linux/of_irq.h>
24

25 26 27 28 29
#include "irqchip.h"

/* Define these here for now until we drop all board-files */
#define OMAP24XX_IC_BASE	0x480fe000
#define OMAP34XX_IC_BASE	0x48200000
30 31 32 33 34 35

/* selected INTC register offsets */

#define INTC_REVISION		0x0000
#define INTC_SYSCONFIG		0x0010
#define INTC_SYSSTATUS		0x0014
36
#define INTC_SIR		0x0040
37
#define INTC_CONTROL		0x0048
38 39 40 41
#define INTC_PROTECTION		0x004C
#define INTC_IDLE		0x0050
#define INTC_THRESHOLD		0x0068
#define INTC_MIR0		0x0084
42 43 44
#define INTC_MIR_CLEAR0		0x0088
#define INTC_MIR_SET0		0x008c
#define INTC_PENDING_IRQ0	0x0098
45 46 47
#define INTC_PENDING_IRQ1	0x00b8
#define INTC_PENDING_IRQ2	0x00d8
#define INTC_PENDING_IRQ3	0x00f8
48
#define INTC_ILR0		0x0100
49

50
#define ACTIVEIRQ_MASK		0x7f	/* omap2/3 active interrupt bits */
51
#define INTCPS_NR_ILR_REGS	128
52
#define INTCPS_NR_MIR_REGS	3
53

54 55 56 57 58 59 60
/*
 * OMAP2 has a number of different interrupt controllers, each interrupt
 * controller is identified as its own "bank". Register definitions are
 * fairly consistent for each bank, but not all registers are implemented
 * for each bank.. when in doubt, consult the TRM.
 */

61
/* Structure to save interrupt controller context */
62
struct omap_intc_regs {
63 64 65 66
	u32 sysconfig;
	u32 protection;
	u32 idle;
	u32 threshold;
67
	u32 ilr[INTCPS_NR_ILR_REGS];
68 69
	u32 mir[INTCPS_NR_MIR_REGS];
};
70 71 72 73
static struct omap_intc_regs intc_context;

static struct irq_domain *domain;
static void __iomem *omap_irq_base;
74
static int omap_nr_pending = 3;
75
static int omap_nr_irqs = 96;
76

77
/* INTC bank register get/set */
78
static void intc_writel(u32 reg, u32 val)
79
{
80
	writel_relaxed(val, omap_irq_base + reg);
81 82
}

83
static u32 intc_readl(u32 reg)
84
{
85
	return readl_relaxed(omap_irq_base + reg);
86 87
}

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
void omap_intc_save_context(void)
{
	int i;

	intc_context.sysconfig =
		intc_readl(INTC_SYSCONFIG);
	intc_context.protection =
		intc_readl(INTC_PROTECTION);
	intc_context.idle =
		intc_readl(INTC_IDLE);
	intc_context.threshold =
		intc_readl(INTC_THRESHOLD);

	for (i = 0; i < omap_nr_irqs; i++)
		intc_context.ilr[i] =
			intc_readl((INTC_ILR0 + 0x4 * i));
	for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
		intc_context.mir[i] =
			intc_readl(INTC_MIR0 + (0x20 * i));
}

void omap_intc_restore_context(void)
{
	int i;

	intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
	intc_writel(INTC_PROTECTION, intc_context.protection);
	intc_writel(INTC_IDLE, intc_context.idle);
	intc_writel(INTC_THRESHOLD, intc_context.threshold);

	for (i = 0; i < omap_nr_irqs; i++)
		intc_writel(INTC_ILR0 + 0x4 * i,
				intc_context.ilr[i]);

	for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
		intc_writel(INTC_MIR0 + 0x20 * i,
			intc_context.mir[i]);
	/* MIRs are saved and restore with other PRCM registers */
}

void omap3_intc_prepare_idle(void)
{
	/*
	 * Disable autoidle as it can stall interrupt controller,
	 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
	 */
	intc_writel(INTC_SYSCONFIG, 0);
}

void omap3_intc_resume_idle(void)
{
	/* Re-enable autoidle */
	intc_writel(INTC_SYSCONFIG, 1);
}

143
/* XXX: FIQ and additional INTC support (only MPU at the moment) */
144
static void omap_ack_irq(struct irq_data *d)
145
{
146
	intc_writel(INTC_CONTROL, 0x1);
147 148
}

149
static void omap_mask_ack_irq(struct irq_data *d)
150
{
151
	irq_gc_mask_disable_reg(d);
152
	omap_ack_irq(d);
153 154
}

155
static void __init omap_irq_soft_reset(void)
156 157 158
{
	unsigned long tmp;

159
	tmp = intc_readl(INTC_REVISION) & 0xff;
160

P
Paul Walmsley 已提交
161
	pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
162
		omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
163

164
	tmp = intc_readl(INTC_SYSCONFIG);
165
	tmp |= 1 << 1;	/* soft reset */
166
	intc_writel(INTC_SYSCONFIG, tmp);
167

168
	while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
169
		/* Wait for reset to complete */;
170 171

	/* Enable autoidle */
172
	intc_writel(INTC_SYSCONFIG, 1 << 0);
173 174
}

175 176
int omap_irq_pending(void)
{
177
	int i;
178

179 180
	for (i = 0; i < omap_nr_pending; i++)
		if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)))
181
			return 1;
182 183 184
	return 0;
}

185 186 187 188 189 190
void omap3_intc_suspend(void)
{
	/* A pending interrupt would prevent OMAP from entering suspend */
	omap_ack_irq(NULL);
}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base)
{
	int ret;
	int i;

	ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC",
			handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE,
			IRQ_LEVEL, 0);
	if (ret) {
		pr_warn("Failed to allocate irq chips\n");
		return ret;
	}

	for (i = 0; i < omap_nr_pending; i++) {
		struct irq_chip_generic *gc;
		struct irq_chip_type *ct;

		gc = irq_get_domain_generic_chip(d, 32 * i);
		gc->reg_base = base;
		ct = gc->chip_types;

		ct->type = IRQ_TYPE_LEVEL_MASK;
		ct->handler = handle_level_irq;

		ct->chip.irq_ack = omap_mask_ack_irq;
		ct->chip.irq_mask = irq_gc_mask_disable_reg;
		ct->chip.irq_unmask = irq_gc_unmask_enable_reg;

		ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;

		ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i;
		ct->regs.disable = INTC_MIR_SET0 + 32 * i;
	}

	return 0;
}

static void __init omap_alloc_gc_legacy(void __iomem *base,
		unsigned int irq_start, unsigned int num)
230 231 232 233 234
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
235
			handle_level_irq);
236 237 238 239
	ct = gc->chip_types;
	ct->chip.irq_ack = omap_mask_ack_irq;
	ct->chip.irq_mask = irq_gc_mask_disable_reg;
	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
240
	ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
241 242 243 244

	ct->regs.enable = INTC_MIR_CLEAR0;
	ct->regs.disable = INTC_MIR_SET0;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
245
			IRQ_NOREQUEST | IRQ_NOPROBE, 0);
246 247
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static int __init omap_init_irq_of(struct device_node *node)
{
	int ret;

	omap_irq_base = of_iomap(node, 0);
	if (WARN_ON(!omap_irq_base))
		return -ENOMEM;

	domain = irq_domain_add_linear(node, omap_nr_irqs,
			&irq_generic_chip_ops, NULL);

	omap_irq_soft_reset();

	ret = omap_alloc_gc_of(domain, omap_irq_base);
	if (ret < 0)
		irq_domain_remove(domain);

	return ret;
}

static int __init omap_init_irq_legacy(u32 base)
269
{
270
	int j, irq_base;
271

272 273
	omap_irq_base = ioremap(base, SZ_4K);
	if (WARN_ON(!omap_irq_base))
274
		return -ENOMEM;
275

276
	irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0);
277 278 279 280 281
	if (irq_base < 0) {
		pr_warn("Couldn't allocate IRQ numbers\n");
		irq_base = 0;
	}

282
	domain = irq_domain_add_legacy(NULL, omap_nr_irqs, irq_base, 0,
283
			&irq_domain_simple_ops, NULL);
284

285
	omap_irq_soft_reset();
286

287
	for (j = 0; j < omap_nr_irqs; j += 32)
288 289 290 291 292 293 294 295 296 297 298
		omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32);

	return 0;
}

static int __init omap_init_irq(u32 base, struct device_node *node)
{
	if (node)
		return omap_init_irq_of(node);
	else
		return omap_init_irq_legacy(base);
299 300
}

301 302
static asmlinkage void __exception_irq_entry
omap_intc_handle_irq(struct pt_regs *regs)
303
{
304
	u32 irqnr = 0;
305
	int handled_irq = 0;
306
	int i;
307 308

	do {
309 310 311 312 313
		for (i = 0; i < omap_nr_pending; i++) {
			irqnr = intc_readl(INTC_PENDING_IRQ0 + (0x20 * i));
			if (irqnr)
				goto out;
		}
314 315 316 317 318

out:
		if (!irqnr)
			break;

319
		irqnr = intc_readl(INTC_SIR);
320 321
		irqnr &= ACTIVEIRQ_MASK;

322 323
		if (irqnr) {
			irqnr = irq_find_mapping(domain, irqnr);
324
			handle_IRQ(irqnr, regs);
325
			handled_irq = 1;
326
		}
327
	} while (irqnr);
328

329 330
	/*
	 * If an irq is masked or deasserted while active, we will
331
	 * keep ending up here with no irq handled. So remove it from
332 333
	 * the INTC with an ack.
	 */
334 335
	if (!handled_irq)
		omap_ack_irq(NULL);
336 337
}

338 339
void __init omap2_init_irq(void)
{
340
	omap_nr_irqs = 96;
341
	omap_nr_pending = 3;
342
	omap_init_irq(OMAP24XX_IC_BASE, NULL);
343
	set_handle_irq(omap_intc_handle_irq);
344 345 346 347
}

void __init omap3_init_irq(void)
{
348
	omap_nr_irqs = 96;
349
	omap_nr_pending = 3;
350
	omap_init_irq(OMAP34XX_IC_BASE, NULL);
351
	set_handle_irq(omap_intc_handle_irq);
352 353 354 355
}

void __init ti81xx_init_irq(void)
{
356
	omap_nr_irqs = 96;
357
	omap_nr_pending = 4;
358
	omap_init_irq(OMAP34XX_IC_BASE, NULL);
359
	set_handle_irq(omap_intc_handle_irq);
360 361
}

362
static int __init intc_of_init(struct device_node *node,
363 364 365
			     struct device_node *parent)
{
	struct resource res;
366
	int ret;
367

368
	omap_nr_pending = 3;
369
	omap_nr_irqs = 96;
370 371 372 373 374 375 376 377 378

	if (WARN_ON(!node))
		return -ENODEV;

	if (of_address_to_resource(node, 0, &res)) {
		WARN(1, "unable to get intc registers\n");
		return -EINVAL;
	}

379
	if (of_device_is_compatible(node, "ti,am33xx-intc")) {
380
		omap_nr_irqs = 128;
381 382
		omap_nr_pending = 4;
	}
383

384 385 386
	ret = omap_init_irq(-1, of_node_get(node));
	if (ret < 0)
		return ret;
387

388
	set_handle_irq(omap_intc_handle_irq);
389

390 391 392
	return 0;
}

393 394 395
IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);