amdgpu_cgs.c 14.2 KB
Newer Older
C
Chunming Zhou 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
24 25 26
#include <linux/list.h>
#include <linux/slab.h>
#include <drm/drmP.h>
27
#include <linux/firmware.h>
28
#include <drm/amdgpu_drm.h>
C
Chunming Zhou 已提交
29
#include "amdgpu.h"
30
#include "atom.h"
31 32
#include "amdgpu_ucode.h"

C
Chunming Zhou 已提交
33 34 35 36 37 38 39 40 41
struct amdgpu_cgs_device {
	struct cgs_device base;
	struct amdgpu_device *adev;
};

#define CGS_FUNC_ADEV							\
	struct amdgpu_device *adev =					\
		((struct amdgpu_cgs_device *)cgs_device)->adev

42

43
static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
C
Chunming Zhou 已提交
44
{
45 46
	CGS_FUNC_ADEV;
	return RREG32(offset);
C
Chunming Zhou 已提交
47 48
}

49
static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
C
Chunming Zhou 已提交
50 51
				      uint32_t value)
{
52 53
	CGS_FUNC_ADEV;
	WREG32(offset, value);
C
Chunming Zhou 已提交
54 55
}

56
static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
57 58 59
					     enum cgs_ind_reg space,
					     unsigned index)
{
60 61 62 63 64 65 66 67 68 69 70 71
	CGS_FUNC_ADEV;
	switch (space) {
	case CGS_IND_REG__MMIO:
		return RREG32_IDX(index);
	case CGS_IND_REG__PCIE:
		return RREG32_PCIE(index);
	case CGS_IND_REG__SMC:
		return RREG32_SMC(index);
	case CGS_IND_REG__UVD_CTX:
		return RREG32_UVD_CTX(index);
	case CGS_IND_REG__DIDT:
		return RREG32_DIDT(index);
72 73
	case CGS_IND_REG_GC_CAC:
		return RREG32_GC_CAC(index);
74 75
	case CGS_IND_REG_SE_CAC:
		return RREG32_SE_CAC(index);
76 77 78 79 80
	case CGS_IND_REG__AUDIO_ENDPT:
		DRM_ERROR("audio endpt register access not implemented.\n");
		return 0;
	}
	WARN(1, "Invalid indirect register space");
C
Chunming Zhou 已提交
81 82 83
	return 0;
}

84
static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
85 86 87
					  enum cgs_ind_reg space,
					  unsigned index, uint32_t value)
{
88 89 90 91 92 93 94 95 96 97 98 99
	CGS_FUNC_ADEV;
	switch (space) {
	case CGS_IND_REG__MMIO:
		return WREG32_IDX(index, value);
	case CGS_IND_REG__PCIE:
		return WREG32_PCIE(index, value);
	case CGS_IND_REG__SMC:
		return WREG32_SMC(index, value);
	case CGS_IND_REG__UVD_CTX:
		return WREG32_UVD_CTX(index, value);
	case CGS_IND_REG__DIDT:
		return WREG32_DIDT(index, value);
100 101
	case CGS_IND_REG_GC_CAC:
		return WREG32_GC_CAC(index, value);
102 103
	case CGS_IND_REG_SE_CAC:
		return WREG32_SE_CAC(index, value);
104 105 106 107 108
	case CGS_IND_REG__AUDIO_ENDPT:
		DRM_ERROR("audio endpt register access not implemented.\n");
		return;
	}
	WARN(1, "Invalid indirect register space");
C
Chunming Zhou 已提交
109 110
}

111
static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
{
	CGS_FUNC_ADEV;
	enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;

	switch (fw_type) {
	case CGS_UCODE_ID_SDMA0:
		result = AMDGPU_UCODE_ID_SDMA0;
		break;
	case CGS_UCODE_ID_SDMA1:
		result = AMDGPU_UCODE_ID_SDMA1;
		break;
	case CGS_UCODE_ID_CP_CE:
		result = AMDGPU_UCODE_ID_CP_CE;
		break;
	case CGS_UCODE_ID_CP_PFP:
		result = AMDGPU_UCODE_ID_CP_PFP;
		break;
	case CGS_UCODE_ID_CP_ME:
		result = AMDGPU_UCODE_ID_CP_ME;
		break;
	case CGS_UCODE_ID_CP_MEC:
	case CGS_UCODE_ID_CP_MEC_JT1:
		result = AMDGPU_UCODE_ID_CP_MEC1;
		break;
	case CGS_UCODE_ID_CP_MEC_JT2:
137 138 139 140 141
		/* for VI. JT2 should be the same as JT1, because:
			1, MEC2 and MEC1 use exactly same FW.
			2, JT2 is not pached but JT1 is.
		*/
		if (adev->asic_type >= CHIP_TOPAZ)
142
			result = AMDGPU_UCODE_ID_CP_MEC1;
143 144
		else
			result = AMDGPU_UCODE_ID_CP_MEC2;
145 146 147 148
		break;
	case CGS_UCODE_ID_RLC_G:
		result = AMDGPU_UCODE_ID_RLC_G;
		break;
149 150 151
	case CGS_UCODE_ID_STORAGE:
		result = AMDGPU_UCODE_ID_STORAGE;
		break;
152 153 154 155 156 157
	default:
		DRM_ERROR("Firmware type not supported\n");
	}
	return result;
}

158 159 160 161
static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
					enum cgs_ucode_id type)
{
	CGS_FUNC_ADEV;
162
	uint16_t fw_version = 0;
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191

	switch (type) {
		case CGS_UCODE_ID_SDMA0:
			fw_version = adev->sdma.instance[0].fw_version;
			break;
		case CGS_UCODE_ID_SDMA1:
			fw_version = adev->sdma.instance[1].fw_version;
			break;
		case CGS_UCODE_ID_CP_CE:
			fw_version = adev->gfx.ce_fw_version;
			break;
		case CGS_UCODE_ID_CP_PFP:
			fw_version = adev->gfx.pfp_fw_version;
			break;
		case CGS_UCODE_ID_CP_ME:
			fw_version = adev->gfx.me_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC_JT1:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC_JT2:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_RLC_G:
			fw_version = adev->gfx.rlc_fw_version;
			break;
192 193
		case CGS_UCODE_ID_STORAGE:
			break;
194 195
		default:
			DRM_ERROR("firmware type %d do not have version\n", type);
196
			break;
197 198 199 200
	}
	return fw_version;
}

201
static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
202 203 204 205 206
					enum cgs_ucode_id type,
					struct cgs_firmware_info *info)
{
	CGS_FUNC_ADEV;

207
	if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
		uint64_t gpu_addr;
		uint32_t data_size;
		const struct gfx_firmware_header_v1_0 *header;
		enum AMDGPU_UCODE_ID id;
		struct amdgpu_firmware_info *ucode;

		id = fw_type_convert(cgs_device, type);
		ucode = &adev->firmware.ucode[id];
		if (ucode->fw == NULL)
			return -EINVAL;

		gpu_addr  = ucode->mc_addr;
		header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
		data_size = le32_to_cpu(header->header.ucode_size_bytes);

		if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
		    (type == CGS_UCODE_ID_CP_MEC_JT2)) {
225
			gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
226 227
			data_size = le32_to_cpu(header->jt_size) << 2;
		}
228 229

		info->kptr = ucode->kaddr;
230
		info->image_size = data_size;
231
		info->mc_addr = gpu_addr;
232
		info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
233 234

		if (CGS_UCODE_ID_CP_MEC == type)
235
			info->image_size = le32_to_cpu(header->jt_offset) << 2;
236

237
		info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
238 239 240 241 242 243 244 245
		info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
	} else {
		char fw_name[30] = {0};
		int err = 0;
		uint32_t ucode_size;
		uint32_t ucode_start_address;
		const uint8_t *src;
		const struct smc_firmware_header_v1_0 *hdr;
246 247
		const struct common_firmware_header *header;
		struct amdgpu_firmware_info *ucode = NULL;
248

249 250
		if (!adev->pm.fw) {
			switch (adev->asic_type) {
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
			case CHIP_TAHITI:
				strcpy(fw_name, "radeon/tahiti_smc.bin");
				break;
			case CHIP_PITCAIRN:
				if ((adev->pdev->revision == 0x81) &&
				    ((adev->pdev->device == 0x6810) ||
				    (adev->pdev->device == 0x6811))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/pitcairn_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/pitcairn_smc.bin");
				}
				break;
			case CHIP_VERDE:
				if (((adev->pdev->device == 0x6820) &&
					((adev->pdev->revision == 0x81) ||
					(adev->pdev->revision == 0x83))) ||
				    ((adev->pdev->device == 0x6821) &&
					((adev->pdev->revision == 0x83) ||
					(adev->pdev->revision == 0x87))) ||
				    ((adev->pdev->revision == 0x87) &&
					((adev->pdev->device == 0x6823) ||
					(adev->pdev->device == 0x682b)))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/verde_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/verde_smc.bin");
				}
				break;
			case CHIP_OLAND:
				if (((adev->pdev->revision == 0x81) &&
					((adev->pdev->device == 0x6600) ||
					(adev->pdev->device == 0x6604) ||
					(adev->pdev->device == 0x6605) ||
					(adev->pdev->device == 0x6610))) ||
				    ((adev->pdev->revision == 0x83) &&
					(adev->pdev->device == 0x6610))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/oland_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/oland_smc.bin");
				}
				break;
			case CHIP_HAINAN:
				if (((adev->pdev->revision == 0x81) &&
					(adev->pdev->device == 0x6660)) ||
				    ((adev->pdev->revision == 0x83) &&
					((adev->pdev->device == 0x6660) ||
					(adev->pdev->device == 0x6663) ||
					(adev->pdev->device == 0x6665) ||
					 (adev->pdev->device == 0x6667)))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/hainan_k_smc.bin");
				} else if ((adev->pdev->revision == 0xc3) &&
					 (adev->pdev->device == 0x6665)) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/banks_k_2_smc.bin");
				} else {
					strcpy(fw_name, "radeon/hainan_smc.bin");
				}
				break;
			case CHIP_BONAIRE:
				if ((adev->pdev->revision == 0x80) ||
					(adev->pdev->revision == 0x81) ||
					(adev->pdev->device == 0x665f)) {
					info->is_kicker = true;
317
					strcpy(fw_name, "amdgpu/bonaire_k_smc.bin");
318
				} else {
319
					strcpy(fw_name, "amdgpu/bonaire_smc.bin");
320 321 322 323 324
				}
				break;
			case CHIP_HAWAII:
				if (adev->pdev->revision == 0x80) {
					info->is_kicker = true;
325
					strcpy(fw_name, "amdgpu/hawaii_k_smc.bin");
326
				} else {
327
					strcpy(fw_name, "amdgpu/hawaii_smc.bin");
328 329
				}
				break;
330
			case CHIP_TOPAZ:
331 332
				if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
333 334
				    ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
					info->is_kicker = true;
335
					strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
336
				} else
337
					strcpy(fw_name, "amdgpu/topaz_smc.bin");
338
				break;
339
			case CHIP_TONGA:
340
				if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
341 342
				    ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
					info->is_kicker = true;
343
					strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
344
				} else
345
					strcpy(fw_name, "amdgpu/tonga_smc.bin");
346 347 348 349 350
				break;
			case CHIP_FIJI:
				strcpy(fw_name, "amdgpu/fiji_smc.bin");
				break;
			case CHIP_POLARIS11:
351 352 353 354 355 356 357 358
				if (type == CGS_UCODE_ID_SMU) {
					if (((adev->pdev->device == 0x67ef) &&
					     ((adev->pdev->revision == 0xe0) ||
					      (adev->pdev->revision == 0xe2) ||
					      (adev->pdev->revision == 0xe5))) ||
					    ((adev->pdev->device == 0x67ff) &&
					     ((adev->pdev->revision == 0xcf) ||
					      (adev->pdev->revision == 0xef) ||
359 360
					      (adev->pdev->revision == 0xff)))) {
						info->is_kicker = true;
361
						strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
362
					} else
363 364
						strcpy(fw_name, "amdgpu/polaris11_smc.bin");
				} else if (type == CGS_UCODE_ID_SMU_SK) {
365
					strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
366
				}
367 368
				break;
			case CHIP_POLARIS10:
369
				if (type == CGS_UCODE_ID_SMU) {
370 371 372 373 374 375 376 377
					if (((adev->pdev->device == 0x67df) &&
					     ((adev->pdev->revision == 0xe0) ||
					      (adev->pdev->revision == 0xe3) ||
					      (adev->pdev->revision == 0xe4) ||
					      (adev->pdev->revision == 0xe5) ||
					      (adev->pdev->revision == 0xe7) ||
					      (adev->pdev->revision == 0xef))) ||
					    ((adev->pdev->device == 0x6fdf) &&
378 379
					     (adev->pdev->revision == 0xef))) {
						info->is_kicker = true;
380
						strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
381
					} else
382 383
						strcpy(fw_name, "amdgpu/polaris10_smc.bin");
				} else if (type == CGS_UCODE_ID_SMU_SK) {
384
					strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
385
				}
386
				break;
387 388 389
			case CHIP_POLARIS12:
				strcpy(fw_name, "amdgpu/polaris12_smc.bin");
				break;
390 391 392
			case CHIP_VEGAM:
				strcpy(fw_name, "amdgpu/vegam_smc.bin");
				break;
K
Ken Wang 已提交
393
			case CHIP_VEGA10:
394 395 396 397 398 399 400
				if ((adev->pdev->device == 0x687f) &&
					((adev->pdev->revision == 0xc0) ||
					(adev->pdev->revision == 0xc1) ||
					(adev->pdev->revision == 0xc3)))
					strcpy(fw_name, "amdgpu/vega10_acg_smc.bin");
				else
					strcpy(fw_name, "amdgpu/vega10_smc.bin");
K
Ken Wang 已提交
401
				break;
402 403 404
			case CHIP_VEGA12:
				strcpy(fw_name, "amdgpu/vega12_smc.bin");
				break;
405 406 407
			case CHIP_VEGA20:
				strcpy(fw_name, "amdgpu/vega20_smc.bin");
				break;
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
			default:
				DRM_ERROR("SMC firmware not supported\n");
				return -EINVAL;
			}

			err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
			if (err) {
				DRM_ERROR("Failed to request firmware\n");
				return err;
			}

			err = amdgpu_ucode_validate(adev->pm.fw);
			if (err) {
				DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
				release_firmware(adev->pm.fw);
				adev->pm.fw = NULL;
				return err;
			}
426 427 428 429 430 431 432 433 434

			if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
				ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
				ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
				ucode->fw = adev->pm.fw;
				header = (const struct common_firmware_header *)ucode->fw->data;
				adev->firmware.fw_size +=
					ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
			}
435 436 437
		}

		hdr = (const struct smc_firmware_header_v1_0 *)	adev->pm.fw->data;
Y
yanyang1 已提交
438
		amdgpu_ucode_print_smc_hdr(&hdr->header);
439 440 441 442 443 444 445 446
		adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
		ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
		ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
		src = (const uint8_t *)(adev->pm.fw->data +
		       le32_to_cpu(hdr->header.ucode_array_offset_bytes));

		info->version = adev->pm.fw_version;
		info->image_size = ucode_size;
447
		info->ucode_start_address = ucode_start_address;
448 449 450 451 452
		info->kptr = (void *)src;
	}
	return 0;
}

C
Chunming Zhou 已提交
453
static const struct cgs_ops amdgpu_cgs_ops = {
454 455 456 457 458
	.read_register = amdgpu_cgs_read_register,
	.write_register = amdgpu_cgs_write_register,
	.read_ind_register = amdgpu_cgs_read_ind_register,
	.write_ind_register = amdgpu_cgs_write_ind_register,
	.get_firmware_info = amdgpu_cgs_get_firmware_info,
C
Chunming Zhou 已提交
459 460
};

461
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
C
Chunming Zhou 已提交
462 463 464 465 466 467 468 469 470 471 472 473
{
	struct amdgpu_cgs_device *cgs_device =
		kmalloc(sizeof(*cgs_device), GFP_KERNEL);

	if (!cgs_device) {
		DRM_ERROR("Couldn't allocate CGS device structure\n");
		return NULL;
	}

	cgs_device->base.ops = &amdgpu_cgs_ops;
	cgs_device->adev = adev;

474
	return (struct cgs_device *)cgs_device;
C
Chunming Zhou 已提交
475 476
}

477
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
C
Chunming Zhou 已提交
478 479 480
{
	kfree(cgs_device);
}