apic.c 52.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 *	Local APIC handling, local APIC timers
 *
 *	(c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

#include <linux/init.h>

#include <linux/mm.h>
#include <linux/delay.h>
#include <linux/bootmem.h>
#include <linux/interrupt.h>
#include <linux/mc146818rtc.h>
#include <linux/kernel_stat.h>
#include <linux/sysdev.h>
26
#include <linux/ioport.h>
Y
Yinghai Lu 已提交
27
#include <linux/cpu.h>
28
#include <linux/clockchips.h>
29
#include <linux/acpi_pmtmr.h>
H
Hiroshi Shimamoto 已提交
30
#include <linux/module.h>
Y
Yinghai Lu 已提交
31
#include <linux/dmi.h>
32
#include <linux/dmar.h>
33
#include <linux/ftrace.h>
34 35 36
#include <linux/smp.h>
#include <linux/nmi.h>
#include <linux/timex.h>
L
Linus Torvalds 已提交
37 38 39 40

#include <asm/atomic.h>
#include <asm/mtrr.h>
#include <asm/mpspec.h>
Y
Yinghai Lu 已提交
41
#include <asm/desc.h>
Y
Yinghai Lu 已提交
42
#include <asm/arch_hooks.h>
H
Hiroshi Shimamoto 已提交
43
#include <asm/hpet.h>
L
Linus Torvalds 已提交
44
#include <asm/pgalloc.h>
Y
Yinghai Lu 已提交
45
#include <asm/i8253.h>
A
Andi Kleen 已提交
46
#include <asm/idle.h>
47
#include <asm/proto.h>
48
#include <asm/apic.h>
49
#include <asm/i8259.h>
50
#include <asm/smp.h>
L
Linus Torvalds 已提交
51

52
#include <mach_apic.h>
Y
Yinghai Lu 已提交
53 54
#include <mach_apicdef.h>
#include <mach_ipi.h>
55

56 57 58 59 60 61 62
/*
 * Sanity check
 */
#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
# error SPURIOUS_APIC_VECTOR definition error
#endif

B
Brian Gerst 已提交
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
unsigned int num_processors;
unsigned disabled_cpus __cpuinitdata;
/* Processor that is doing the boot up */
unsigned int boot_cpu_physical_apicid = -1U;
EXPORT_SYMBOL(boot_cpu_physical_apicid);
unsigned int max_physical_apicid;

/* Bitmask of physically existing CPUs */
physid_mask_t phys_cpu_present_map;

/*
 * Map cpu index to physical APIC ID
 */
DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);

Y
Yinghai Lu 已提交
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
#ifdef CONFIG_X86_32
/*
 * Knob to control our willingness to enable the local APIC.
 *
 * +1=force-enable
 */
static int force_enable_local_apic;
/*
 * APIC command line parameters
 */
static int __init parse_lapic(char *arg)
{
	force_enable_local_apic = 1;
	return 0;
}
early_param("lapic", parse_lapic);
Y
Yinghai Lu 已提交
97 98 99
/* Local APIC was disabled by the BIOS and enabled by the kernel */
static int enabled_via_apicbase;

Y
Yinghai Lu 已提交
100 101 102
#endif

#ifdef CONFIG_X86_64
103
static int apic_calibrate_pmtmr __initdata;
Y
Yinghai Lu 已提交
104 105 106 107 108 109 110 111 112
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
	notsc_setup(NULL);
	return 0;
}
__setup("apicpmtimer", setup_apicpmtimer);
#endif

Y
Yinghai Lu 已提交
113 114 115 116 117
#ifdef CONFIG_X86_64
#define HAVE_X2APIC
#endif

#ifdef HAVE_X2APIC
118
int x2apic;
119
/* x2apic enabled before OS handover */
120 121
static int x2apic_preenabled;
static int disable_x2apic;
Y
Yinghai Lu 已提交
122 123 124 125 126 127 128 129
static __init int setup_nox2apic(char *str)
{
	disable_x2apic = 1;
	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
	return 0;
}
early_param("nox2apic", setup_nox2apic);
#endif
L
Linus Torvalds 已提交
130

Y
Yinghai Lu 已提交
131 132 133 134
unsigned long mp_lapic_addr;
int disable_apic;
/* Disable local APIC timer from the kernel commandline or via dmi quirk */
static int disable_apic_timer __cpuinitdata;
H
Hiroshi Shimamoto 已提交
135
/* Local APIC timer works in C2 */
136 137 138
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

Y
Yinghai Lu 已提交
139 140
int first_system_vector = 0xfe;

H
Hiroshi Shimamoto 已提交
141 142 143
/*
 * Debug level, exported for io_apic.c
 */
144
unsigned int apic_verbosity;
H
Hiroshi Shimamoto 已提交
145

146 147
int pic_mode;

A
Alexey Starikovskiy 已提交
148 149 150
/* Have we found an MP table */
int smp_found_config;

151 152 153 154 155
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

156 157
static unsigned int calibration_result;

158 159 160 161
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt);
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt);
162
static void lapic_timer_broadcast(const struct cpumask *mask);
163
static void apic_pm_activate(void);
164

165 166 167
/*
 * The local apic timer can be used for any function which is CPU local.
 */
168 169 170 171 172 173 174 175 176 177 178 179 180
static struct clock_event_device lapic_clockevent = {
	.name		= "lapic",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
	.shift		= 32,
	.set_mode	= lapic_timer_setup,
	.set_next_event	= lapic_next_event,
	.broadcast	= lapic_timer_broadcast,
	.rating		= 100,
	.irq		= -1,
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

181 182
static unsigned long apic_phys;

183 184 185 186
/*
 * Get the LAPIC version
 */
static inline int lapic_get_version(void)
187
{
188
	return GET_APIC_VERSION(apic_read(APIC_LVR));
189 190
}

191
/*
192
 * Check, if the APIC is integrated or a separate chip
193 194
 */
static inline int lapic_is_integrated(void)
195
{
196
#ifdef CONFIG_X86_64
197
	return 1;
198 199 200
#else
	return APIC_INTEGRATED(lapic_get_version());
#endif
201 202 203
}

/*
204
 * Check, whether this is a modern or a first generation APIC
205
 */
206
static int modern_apic(void)
207
{
208 209 210 211 212
	/* AMD systems use old APIC versions, so check the CPU */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
	    boot_cpu_data.x86 >= 0xf)
		return 1;
	return lapic_get_version() >= 0x14;
213 214
}

215 216 217 218 219
/*
 * Paravirt kernels also might be using these below ops. So we still
 * use generic apic_read()/apic_write(), which might be pointing to different
 * ops in PARAVIRT case.
 */
220
void xapic_wait_icr_idle(void)
221 222 223 224 225
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

226
u32 safe_xapic_wait_icr_idle(void)
227
{
228
	u32 send_status;
229 230 231 232 233 234 235 236 237 238 239 240 241
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

242 243
void xapic_icr_write(u32 low, u32 id)
{
244
	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
245 246 247
	apic_write(APIC_ICR, low);
}

248
static u64 xapic_icr_read(void)
249 250 251 252 253 254
{
	u32 icr1, icr2;

	icr2 = apic_read(APIC_ICR2);
	icr1 = apic_read(APIC_ICR);

255
	return icr1 | ((u64)icr2 << 32);
256 257 258 259 260 261 262 263 264 265 266 267 268 269
}

static struct apic_ops xapic_ops = {
	.read = native_apic_mem_read,
	.write = native_apic_mem_write,
	.icr_read = xapic_icr_read,
	.icr_write = xapic_icr_write,
	.wait_icr_idle = xapic_wait_icr_idle,
	.safe_wait_icr_idle = safe_xapic_wait_icr_idle,
};

struct apic_ops __read_mostly *apic_ops = &xapic_ops;
EXPORT_SYMBOL_GPL(apic_ops);

Y
Yinghai Lu 已提交
270
#ifdef HAVE_X2APIC
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static void x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return;
}

static u32 safe_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return 0;
}

void x2apic_icr_write(u32 low, u32 id)
{
	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
}

288
static u64 x2apic_icr_read(void)
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
{
	unsigned long val;

	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
	return val;
}

static struct apic_ops x2apic_ops = {
	.read = native_apic_msr_read,
	.write = native_apic_msr_write,
	.icr_read = x2apic_icr_read,
	.icr_write = x2apic_icr_write,
	.wait_icr_idle = x2apic_wait_icr_idle,
	.safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
};
Y
Yinghai Lu 已提交
304
#endif
305

306 307 308
/**
 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
 */
309
void __cpuinit enable_NMI_through_LVT0(void)
L
Linus Torvalds 已提交
310
{
311
	unsigned int v;
312 313 314

	/* unmask and set to NMI */
	v = APIC_DM_NMI;
315 316 317 318 319

	/* Level triggered for 82489DX (32bit mode) */
	if (!lapic_is_integrated())
		v |= APIC_LVT_LEVEL_TRIGGER;

320
	apic_write(APIC_LVT0, v);
L
Linus Torvalds 已提交
321 322
}

323 324 325 326 327 328 329 330 331 332
#ifdef CONFIG_X86_32
/**
 * get_physical_broadcast - Get number of physical broadcast IDs
 */
int get_physical_broadcast(void)
{
	return modern_apic() ? 0xff : 0xf;
}
#endif

333 334 335
/**
 * lapic_get_maxlvt - get the maximum number of local vector table entries
 */
336
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
337
{
338
	unsigned int v;
L
Linus Torvalds 已提交
339 340

	v = apic_read(APIC_LVR);
341 342 343 344 345
	/*
	 * - we always have APIC integrated on 64bit mode
	 * - 82489DXs do not report # of LVT entries
	 */
	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
L
Linus Torvalds 已提交
346 347
}

348 349 350 351
/*
 * Local APIC timer
 */

352 353
/* Clock divisor */
#define APIC_DIVISOR 16
354

355 356 357 358 359 360 361 362 363 364 365
/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
366
{
367
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
368

369 370 371
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
372 373 374
	if (!lapic_is_integrated())
		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);

375 376
	if (!irqen)
		lvtt_value |= APIC_LVT_MASKED;
L
Linus Torvalds 已提交
377

378
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
379 380

	/*
381
	 * Divide PICLK by 16
L
Linus Torvalds 已提交
382
	 */
383
	tmp_value = apic_read(APIC_TDCR);
384 385 386
	apic_write(APIC_TDCR,
		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
		APIC_TDR_DIV_16);
387 388

	if (!oneshot)
389
		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
L
Linus Torvalds 已提交
390 391
}

392
/*
393 394 395 396
 * Setup extended LVT, AMD specific (K8, family 10h)
 *
 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
 * MCE interrupts are supported. Thus MCE offset must be set to 0.
397 398 399
 *
 * If mask=1, the LVT entry does not generate interrupts while mask=0
 * enables the vector. See also the BKDGs.
400
 */
401 402 403 404 405

#define APIC_EILVT_LVTOFF_MCE 0
#define APIC_EILVT_LVTOFF_IBS 1

static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
L
Linus Torvalds 已提交
406
{
407
	unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
408
	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
A
Andi Kleen 已提交
409

410
	apic_write(reg, v);
L
Linus Torvalds 已提交
411 412
}

413 414 415 416 417 418 419 420 421 422 423
u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
{
	setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
	return APIC_EILVT_LVTOFF_MCE;
}

u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
{
	setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
	return APIC_EILVT_LVTOFF_IBS;
}
424
EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
425

426 427 428 429 430
/*
 * Program the next event, relative to now
 */
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
L
Linus Torvalds 已提交
431
{
432 433
	apic_write(APIC_TMICT, delta);
	return 0;
L
Linus Torvalds 已提交
434 435
}

436 437 438 439 440
/*
 * Setup the lapic timer in periodic or oneshot mode
 */
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt)
441 442
{
	unsigned long flags;
443
	unsigned int v;
444

445 446
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
447 448 449 450
		return;

	local_irq_save(flags);

451 452 453 454 455 456 457 458 459 460 461
	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
	case CLOCK_EVT_MODE_ONESHOT:
		__setup_APIC_LVTT(calibration_result,
				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		v = apic_read(APIC_LVTT);
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
462
		apic_write(APIC_TMICT, 0xffffffff);
463 464 465 466 467
		break;
	case CLOCK_EVT_MODE_RESUME:
		/* Nothing to do here */
		break;
	}
468 469 470 471

	local_irq_restore(flags);
}

L
Linus Torvalds 已提交
472
/*
473
 * Local APIC timer broadcast function
L
Linus Torvalds 已提交
474
 */
475
static void lapic_timer_broadcast(const struct cpumask *mask)
L
Linus Torvalds 已提交
476
{
477 478 479 480
#ifdef CONFIG_SMP
	send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
#endif
}
L
Linus Torvalds 已提交
481

482 483 484 485
/*
 * Setup the local APIC timer for this CPU. Copy the initilized values
 * of the boot CPU and register the clock event in the framework.
 */
486
static void __cpuinit setup_APIC_timer(void)
487 488
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
L
Linus Torvalds 已提交
489

490
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
491
	levt->cpumask = cpumask_of(smp_processor_id());
L
Linus Torvalds 已提交
492

493 494
	clockevents_register_device(levt);
}
L
Linus Torvalds 已提交
495

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
/*
 * In this functions we calibrate APIC bus clocks to the external timer.
 *
 * We want to do the calibration only once since we want to have local timer
 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
 * frequency.
 *
 * This was previously done by reading the PIT/HPET and waiting for a wrap
 * around to find out, that a tick has elapsed. I have a box, where the PIT
 * readout is broken, so it never gets out of the wait loop again. This was
 * also reported by others.
 *
 * Monitoring the jiffies value is inaccurate and the clockevents
 * infrastructure allows us to do a simple substitution of the interrupt
 * handler.
 *
 * The calibration routine also uses the pm_timer when possible, as the PIT
 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
 * back to normal later in the boot process).
 */

#define LAPIC_CAL_LOOPS		(HZ/10)

static __initdata int lapic_cal_loops = -1;
static __initdata long lapic_cal_t1, lapic_cal_t2;
static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;

/*
 * Temporary interrupt handler.
 */
static void __init lapic_cal_handler(struct clock_event_device *dev)
{
	unsigned long long tsc = 0;
	long tapic = apic_read(APIC_TMCCT);
	unsigned long pm = acpi_pm_read_early();

	if (cpu_has_tsc)
		rdtscll(tsc);

	switch (lapic_cal_loops++) {
	case 0:
		lapic_cal_t1 = tapic;
		lapic_cal_tsc1 = tsc;
		lapic_cal_pm1 = pm;
		lapic_cal_j1 = jiffies;
		break;

	case LAPIC_CAL_LOOPS:
		lapic_cal_t2 = tapic;
		lapic_cal_tsc2 = tsc;
		if (pm < lapic_cal_pm1)
			pm += ACPI_PM_OVRRUN;
		lapic_cal_pm2 = pm;
		lapic_cal_j2 = jiffies;
		break;
	}
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
static int __init calibrate_by_pmtimer(long deltapm, long *delta)
{
	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
	const long pm_thresh = pm_100ms / 100;
	unsigned long mult;
	u64 res;

#ifndef CONFIG_X86_PM_TIMER
	return -1;
#endif

	apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);

	/* Check, if the PM timer is available */
	if (!deltapm)
		return -1;

	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);

	if (deltapm > (pm_100ms - pm_thresh) &&
	    deltapm < (pm_100ms + pm_thresh)) {
		apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
	} else {
		res = (((u64)deltapm) *  mult) >> 22;
		do_div(res, 1000000);
581
		pr_warning("APIC calibration not consistent "
582 583 584 585 586
			"with PM Timer: %ldms instead of 100ms\n",
			(long)res);
		/* Correct the lapic counter value */
		res = (((u64)(*delta)) * pm_100ms);
		do_div(res, deltapm);
587
		pr_info("APIC delta adjusted to PM-Timer: "
588 589 590 591 592 593 594
			"%lu (%ld)\n", (unsigned long)res, *delta);
		*delta = (long)res;
	}

	return 0;
}

595 596 597 598 599
static int __init calibrate_APIC_clock(void)
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
	void (*real_handler)(struct clock_event_device *dev);
	unsigned long deltaj;
600
	long delta;
601 602 603 604 605 606 607 608 609
	int pm_referenced = 0;

	local_irq_disable();

	/* Replace the global interrupt handler */
	real_handler = global_clock_event->event_handler;
	global_clock_event->event_handler = lapic_cal_handler;

	/*
C
Cyrill Gorcunov 已提交
610
	 * Setup the APIC counter to maximum. There is no way the lapic
611 612
	 * can underflow in the 100ms detection time frame
	 */
C
Cyrill Gorcunov 已提交
613
	__setup_APIC_LVTT(0xffffffff, 0, 0);
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629

	/* Let the interrupts run */
	local_irq_enable();

	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
		cpu_relax();

	local_irq_disable();

	/* Restore the real event handler */
	global_clock_event->event_handler = real_handler;

	/* Build delta t1-t2 as apic timer counts down */
	delta = lapic_cal_t1 - lapic_cal_t2;
	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);

630 631 632
	/* we trust the PM based calibration if possible */
	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
					&delta);
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666

	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
				       lapic_clockevent.shift);
	lapic_clockevent.max_delta_ns =
		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);

	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;

	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
	apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
		    calibration_result);

	if (cpu_has_tsc) {
		delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
			    "%ld.%04ld MHz.\n",
			    (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
			    (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
	}

	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
		    "%u.%04u MHz.\n",
		    calibration_result / (1000000 / HZ),
		    calibration_result % (1000000 / HZ));

	/*
	 * Do a sanity check on the APIC calibration result
	 */
	if (calibration_result < (1000000 / HZ)) {
		local_irq_enable();
667
		pr_warning("APIC frequency too slow, disabling apic timer\n");
668 669 670 671 672
		return -1;
	}

	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;

673 674 675 676
	/*
	 * PM timer calibration failed or not turned on
	 * so lets try APIC timer based calibration
	 */
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	if (!pm_referenced) {
		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");

		/*
		 * Setup the apic timer manually
		 */
		levt->event_handler = lapic_cal_handler;
		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
		lapic_cal_loops = -1;

		/* Let the interrupts run */
		local_irq_enable();

		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
			cpu_relax();

		/* Stop the lapic timer */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);

		/* Jiffies delta */
		deltaj = lapic_cal_j2 - lapic_cal_j1;
		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);

		/* Check, if the jiffies result is consistent */
		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
		else
			levt->features |= CLOCK_EVT_FEAT_DUMMY;
	} else
		local_irq_enable();

	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
709
		pr_warning("APIC timer disabled due to verification failure\n");
710 711 712 713 714 715
			return -1;
	}

	return 0;
}

H
Hiroshi Shimamoto 已提交
716 717 718 719 720
/*
 * Setup the boot APIC
 *
 * Calibrate and verify the result.
 */
721 722 723
void __init setup_boot_APIC_clock(void)
{
	/*
724 725 726 727
	 * The local apic timer can be disabled via the kernel
	 * commandline or from the CPU detection code. Register the lapic
	 * timer as a dummy clock event source on SMP systems, so the
	 * broadcast mechanism is used. On UP systems simply ignore it.
728 729
	 */
	if (disable_apic_timer) {
730
		pr_info("Disabling APIC timer\n");
731
		/* No broadcast on UP ! */
732 733
		if (num_possible_cpus() > 1) {
			lapic_clockevent.mult = 1;
734
			setup_APIC_timer();
735
		}
736 737 738
		return;
	}

739 740 741
	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
		    "calibrating APIC timer ...\n");

742
	if (calibrate_APIC_clock()) {
743 744 745 746 747 748
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
		return;
	}

749 750 751 752 753 754 755 756
	/*
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
	 */
	if (nmi_watchdog != NMI_IO_APIC)
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
	else
757
		pr_warning("APIC timer registered as dummy,"
758
			" due to nmi_watchdog=%d!\n", nmi_watchdog);
759

760
	/* Setup the lapic or request the broadcast */
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	setup_APIC_timer();
}

void __cpuinit setup_secondary_APIC_clock(void)
{
	setup_APIC_timer();
}

/*
 * The guts of the apic timer interrupt
 */
static void local_apic_timer_interrupt(void)
{
	int cpu = smp_processor_id();
	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);

	/*
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
	 *
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
	 */
	if (!evt->event_handler) {
789
		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
790 791 792 793 794 795 796 797
		/* Switch it off */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
798
	inc_irq_stat(apic_timer_irqs);
799 800 801 802 803 804 805 806 807 808 809 810

	evt->event_handler(evt);
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
811
void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 */
	ack_APIC_irq();
	/*
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
	exit_idle();
	irq_enter();
	local_apic_timer_interrupt();
	irq_exit();
829

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
	set_irq_regs(old_regs);
}

int setup_profiling_timer(unsigned int multiplier)
{
	return -EINVAL;
}

/*
 * Local APIC start and shutdown
 */

/**
 * clear_local_APIC - shutdown the local APIC
 *
 * This is called, when a CPU is disabled and before rebooting, so the state of
 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
 * leftovers during boot.
 */
void clear_local_APIC(void)
{
851
	int maxlvt;
852 853
	u32 v;

854 855 856 857 858
	/* APIC hasn't been mapped yet */
	if (!apic_phys)
		return;

	maxlvt = lapic_get_maxlvt();
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	/*
	 * Masking an LVT entry can trigger a local APIC error
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT0);
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT1);
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
	}

882 883 884 885 886 887 888
	/* lets not touch this if we didn't frob it */
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
	if (maxlvt >= 5) {
		v = apic_read(APIC_LVTTHMR);
		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
	}
#endif
889 890 891 892 893 894 895 896 897 898
	/*
	 * Clean APIC state for other OSs:
	 */
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
	if (maxlvt >= 3)
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
899 900 901 902 903 904 905 906

	/* Integrated APIC (!82489DX) ? */
	if (lapic_is_integrated()) {
		if (maxlvt > 3)
			/* Clear ESR due to Pentium errata 3AP and 11AP */
			apic_write(APIC_ESR, 0);
		apic_read(APIC_ESR);
	}
907 908 909 910 911 912 913 914 915
}

/**
 * disable_local_APIC - clear and disable the local APIC
 */
void disable_local_APIC(void)
{
	unsigned int value;

916 917 918 919
	/* APIC hasn't been mapped yet */
	if (!apic_phys)
		return;

920 921 922 923 924 925 926 927 928
	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
	apic_write(APIC_SPIV, value);
929 930 931 932 933 934 935 936 937 938 939 940 941 942

#ifdef CONFIG_X86_32
	/*
	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
	 * restore the disabled state.
	 */
	if (enabled_via_apicbase) {
		unsigned int l, h;

		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_ENABLE;
		wrmsr(MSR_IA32_APICBASE, l, h);
	}
#endif
943 944
}

945 946 947 948 949 950
/*
 * If Linux enabled the LAPIC against the BIOS default disable it down before
 * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
 * not power-off.  Additionally clear all LVT entries before disable_local_APIC
 * for the case where Linux didn't enable the LAPIC.
 */
951 952 953 954 955 956 957 958 959
void lapic_shutdown(void)
{
	unsigned long flags;

	if (!cpu_has_apic)
		return;

	local_irq_save(flags);

960 961 962 963 964 965 966
#ifdef CONFIG_X86_32
	if (!enabled_via_apicbase)
		clear_local_APIC();
	else
#endif
		disable_local_APIC();

967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009

	local_irq_restore(flags);
}

/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
	reg1 = lapic_get_maxlvt();
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
1010
	reg0 = apic_read(APIC_ID);
1011 1012
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
	apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
1013
	reg1 = apic_read(APIC_ID);
1014 1015 1016 1017 1018 1019
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
	if (reg1 != (reg0 ^ APIC_ID_MASK))
		return 0;

	/*
L
Linus Torvalds 已提交
1020 1021 1022 1023 1024
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
1025
	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
L
Linus Torvalds 已提交
1026 1027 1028 1029 1030 1031
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

1032 1033 1034
/**
 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
 */
L
Linus Torvalds 已提交
1035 1036
void __init sync_Arb_IDs(void)
{
C
Cyrill Gorcunov 已提交
1037 1038 1039 1040 1041
	/*
	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
	 * needed on AMD.
	 */
	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
L
Linus Torvalds 已提交
1042 1043 1044 1045 1046 1047 1048 1049
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1050 1051
	apic_write(APIC_ICR, APIC_DEST_ALLINC |
			APIC_INT_LEVELTRIG | APIC_DM_INIT);
L
Linus Torvalds 已提交
1052 1053 1054 1055 1056 1057 1058
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
1059
	unsigned int value;
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
1079 1080 1081 1082 1083 1084 1085 1086 1087

#ifdef CONFIG_X86_32
	/* This bit is reserved on P4/Xeon and should be cleared */
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    (boot_cpu_data.x86 == 15))
		value &= ~APIC_SPIV_FOCUS_DISABLED;
	else
#endif
		value |= APIC_SPIV_FOCUS_DISABLED;
L
Linus Torvalds 已提交
1088
	value |= SPURIOUS_APIC_VECTOR;
1089
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1090 1091 1092 1093

	/*
	 * Set up the virtual wire mode.
	 */
1094
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
1095
	value = APIC_DM_NMI;
1096 1097
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1098
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
1099 1100
}

1101 1102
static void __cpuinit lapic_setup_esr(void)
{
1103 1104 1105
	unsigned int oldvalue, value, maxlvt;

	if (!lapic_is_integrated()) {
1106
		pr_info("No ESR for 82489DX.\n");
1107 1108
		return;
	}
1109

1110
	if (apic->disable_esr) {
1111
		/*
1112 1113 1114 1115
		 * Something untraceable is creating bad interrupts on
		 * secondary quads ... for the moment, just leave the
		 * ESR disabled - we can't do anything useful with the
		 * errors anyway - mbligh
1116
		 */
1117
		pr_info("Leaving ESR disabled.\n");
1118
		return;
1119
	}
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

	maxlvt = lapic_get_maxlvt();
	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
	oldvalue = apic_read(APIC_ESR);

	/* enables sending errors */
	value = ERROR_APIC_VECTOR;
	apic_write(APIC_LVTERR, value);

	/*
	 * spec says clear errors after enabling vector.
	 */
	if (maxlvt > 3)
		apic_write(APIC_ESR, 0);
	value = apic_read(APIC_ESR);
	if (value != oldvalue)
		apic_printk(APIC_VERBOSE, "ESR value before enabling "
			"vector: 0x%08x  after: 0x%08x\n",
			oldvalue, value);
1140 1141 1142
}


1143 1144 1145 1146
/**
 * setup_local_APIC - setup the local APIC
 */
void __cpuinit setup_local_APIC(void)
L
Linus Torvalds 已提交
1147
{
1148
	unsigned int value;
1149
	int i, j;
L
Linus Torvalds 已提交
1150

J
Jan Beulich 已提交
1151
	if (disable_apic) {
I
Ingo Molnar 已提交
1152
#ifdef CONFIG_X86_IO_APIC
J
Jan Beulich 已提交
1153
		disable_ioapic_setup();
I
Ingo Molnar 已提交
1154
#endif
J
Jan Beulich 已提交
1155 1156 1157
		return;
	}

1158 1159
#ifdef CONFIG_X86_32
	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1160
	if (lapic_is_integrated() && apic->disable_esr) {
1161 1162 1163 1164 1165 1166 1167
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
	}
#endif

J
Jack Steiner 已提交
1168
	preempt_disable();
L
Linus Torvalds 已提交
1169 1170 1171 1172 1173

	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
1174
	if (!apic->apic_id_registered())
L
Linus Torvalds 已提交
1175 1176 1177 1178 1179 1180 1181
		BUG();

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
1182
	apic->init_apic_ldr();
L
Linus Torvalds 已提交
1183 1184 1185 1186 1187 1188 1189

	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
1190
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
		value = apic_read(APIC_ISR + i*0x10);
		for (j = 31; j >= 0; j--) {
			if (value & (1<<j))
				ack_APIC_irq();
		}
	}

L
Linus Torvalds 已提交
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
#ifdef CONFIG_X86_32
	/*
	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
	 * certain networking cards. If high frequency interrupts are
	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
	 * entry is masked/unmasked at a high rate as well then sooner or
	 * later IOAPIC line gets 'stuck', no more interrupts are received
	 * from the device. If focus CPU is disabled then the hang goes
	 * away, oh well :-(
	 *
	 * [ This bug can be reproduced easily with a level-triggered
	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
	 *   BX chipset. ]
	 */
	/*
	 * Actually disabling the focus CPU check just makes the hang less
	 * frequent as it makes the interrupt distributon model be more
	 * like LRU than MRU (the short-term load is more even across CPUs).
	 * See also the comment in end_level_ioapic_irq().  --macro
	 */

	/*
	 * - enable focus processor (bit==0)
	 * - 64bit mode always use processor focus
	 *   so no need to set it
	 */
	value &= ~APIC_SPIV_FOCUS_DISABLED;
#endif
1249

L
Linus Torvalds 已提交
1250 1251 1252 1253
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
1254
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1267
	if (!smp_processor_id() && (pic_mode || !value)) {
L
Linus Torvalds 已提交
1268
		value = APIC_DM_EXTINT;
1269
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1270
				smp_processor_id());
L
Linus Torvalds 已提交
1271 1272
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1273
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1274
				smp_processor_id());
L
Linus Torvalds 已提交
1275
	}
1276
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
1277 1278 1279 1280 1281 1282 1283 1284

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
	if (!smp_processor_id())
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
1285 1286
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1287
	apic_write(APIC_LVT1, value);
1288

J
Jack Steiner 已提交
1289
	preempt_enable();
1290
}
L
Linus Torvalds 已提交
1291

1292 1293 1294
void __cpuinit end_local_APIC_setup(void)
{
	lapic_setup_esr();
1295 1296

#ifdef CONFIG_X86_32
1297 1298 1299 1300 1301 1302 1303
	{
		unsigned int value;
		/* Disable the local apic timer */
		value = apic_read(APIC_LVTT);
		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, value);
	}
1304 1305
#endif

1306
	setup_apic_nmi_watchdog(NULL);
1307
	apic_pm_activate();
L
Linus Torvalds 已提交
1308 1309
}

Y
Yinghai Lu 已提交
1310
#ifdef HAVE_X2APIC
1311 1312 1313 1314 1315 1316 1317
void check_x2apic(void)
{
	int msr, msr2;

	rdmsr(MSR_IA32_APICBASE, msr, msr2);

	if (msr & X2APIC_ENABLE) {
1318
		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
		x2apic_preenabled = x2apic = 1;
		apic_ops = &x2apic_ops;
	}
}

void enable_x2apic(void)
{
	int msr, msr2;

	rdmsr(MSR_IA32_APICBASE, msr, msr2);
	if (!(msr & X2APIC_ENABLE)) {
1330
		pr_info("Enabling x2apic\n");
1331 1332 1333 1334
		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
	}
}

A
Al Viro 已提交
1335
void __init enable_IR_x2apic(void)
1336 1337 1338 1339 1340 1341 1342 1343 1344
{
#ifdef CONFIG_INTR_REMAP
	int ret;
	unsigned long flags;

	if (!cpu_has_x2apic)
		return;

	if (!x2apic_preenabled && disable_x2apic) {
1345 1346
		pr_info("Skipped enabling x2apic and Interrupt-remapping "
			"because of nox2apic\n");
1347 1348 1349 1350 1351 1352 1353
		return;
	}

	if (x2apic_preenabled && disable_x2apic)
		panic("Bios already enabled x2apic, can't enforce nox2apic");

	if (!x2apic_preenabled && skip_ioapic_setup) {
1354 1355
		pr_info("Skipped enabling x2apic and Interrupt-remapping "
			"because of skipping io-apic setup\n");
1356 1357 1358 1359 1360
		return;
	}

	ret = dmar_table_init();
	if (ret) {
1361
		pr_info("dmar_table_init() failed with %d:\n", ret);
1362 1363 1364 1365

		if (x2apic_preenabled)
			panic("x2apic enabled by bios. But IR enabling failed");
		else
1366
			pr_info("Not enabling x2apic,Intr-remapping\n");
1367 1368 1369 1370 1371
		return;
	}

	local_irq_save(flags);
	mask_8259A();
1372 1373 1374

	ret = save_mask_IO_APIC_setup();
	if (ret) {
1375
		pr_info("Saving IO-APIC state failed: %d\n", ret);
1376 1377
		goto end;
	}
1378 1379 1380 1381 1382 1383 1384 1385 1386

	ret = enable_intr_remapping(1);

	if (ret && x2apic_preenabled) {
		local_irq_restore(flags);
		panic("x2apic enabled by bios. But IR enabling failed");
	}

	if (ret)
1387
		goto end_restore;
1388 1389 1390 1391 1392 1393

	if (!x2apic) {
		x2apic = 1;
		apic_ops = &x2apic_ops;
		enable_x2apic();
	}
1394 1395

end_restore:
1396 1397 1398 1399 1400 1401 1402 1403
	if (ret)
		/*
		 * IR enabling failed
		 */
		restore_IO_APIC_setup();
	else
		reinit_intr_remapped_IO_APIC(x2apic_preenabled);

1404
end:
1405 1406 1407 1408 1409
	unmask_8259A();
	local_irq_restore(flags);

	if (!ret) {
		if (!x2apic_preenabled)
1410
			pr_info("Enabled x2apic and interrupt-remapping\n");
1411
		else
1412
			pr_info("Enabled Interrupt-remapping\n");
1413
	} else
1414
		pr_err("Failed to enable Interrupt-remapping and x2apic\n");
1415 1416 1417 1418 1419 1420 1421 1422
#else
	if (!cpu_has_x2apic)
		return;

	if (x2apic_preenabled)
		panic("x2apic enabled prior OS handover,"
		      " enable CONFIG_INTR_REMAP");

1423 1424
	pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
		" and x2apic\n");
1425 1426 1427 1428
#endif

	return;
}
Y
Yinghai Lu 已提交
1429
#endif /* HAVE_X2APIC */
1430

1431
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
1432 1433 1434 1435
/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1436
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
1437
 */
1438
static int __init detect_init_APIC(void)
L
Linus Torvalds 已提交
1439 1440
{
	if (!cpu_has_apic) {
1441
		pr_info("No local APIC present\n");
L
Linus Torvalds 已提交
1442 1443 1444 1445
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1446
	boot_cpu_physical_apicid = 0;
L
Linus Torvalds 已提交
1447 1448
	return 0;
}
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
#else
/*
 * Detect and initialize APIC
 */
static int __init detect_init_APIC(void)
{
	u32 h, l, features;

	/* Disabled by kernel option? */
	if (disable_apic)
		return -1;

	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_AMD:
		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
		    (boot_cpu_data.x86 == 15))
			break;
		goto no_apic;
	case X86_VENDOR_INTEL:
		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
			break;
		goto no_apic;
	default:
		goto no_apic;
	}

	if (!cpu_has_apic) {
		/*
		 * Over-ride BIOS and try to enable the local APIC only if
		 * "lapic" specified.
		 */
		if (!force_enable_local_apic) {
1482 1483
			pr_info("Local APIC disabled by BIOS -- "
				"you can enable it with \"lapic\"\n");
1484 1485 1486 1487 1488 1489 1490 1491 1492
			return -1;
		}
		/*
		 * Some BIOSes disable the local APIC in the APIC_BASE
		 * MSR. This can only be done in software for Intel P6 or later
		 * and AMD K7 (Model > 1) or later.
		 */
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1493
			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
			wrmsr(MSR_IA32_APICBASE, l, h);
			enabled_via_apicbase = 1;
		}
	}
	/*
	 * The APIC feature bit should now be enabled
	 * in `cpuid'
	 */
	features = cpuid_edx(1);
	if (!(features & (1 << X86_FEATURE_APIC))) {
1506
		pr_warning("Could not enable APIC!\n");
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
		return -1;
	}
	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;

	/* The BIOS may have set up the APIC at some other address */
	rdmsr(MSR_IA32_APICBASE, l, h);
	if (l & MSR_IA32_APICBASE_ENABLE)
		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;

1517
	pr_info("Found and enabled local APIC!\n");
1518 1519 1520 1521 1522 1523

	apic_pm_activate();

	return 0;

no_apic:
1524
	pr_info("No local APIC present or hardware disabled\n");
1525 1526 1527
	return -1;
}
#endif
L
Linus Torvalds 已提交
1528

Y
Yinghai Lu 已提交
1529
#ifdef CONFIG_X86_64
1530 1531
void __init early_init_lapic_mapping(void)
{
1532
	unsigned long phys_addr;
1533 1534 1535 1536 1537 1538 1539 1540

	/*
	 * If no local APIC can be found then go out
	 * : it means there is no mpatable and MADT
	 */
	if (!smp_found_config)
		return;

1541
	phys_addr = mp_lapic_addr;
1542

1543
	set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1544
	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1545
		    APIC_BASE, phys_addr);
1546 1547 1548 1549 1550

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
1551
	boot_cpu_physical_apicid = read_apic_id();
1552
}
Y
Yinghai Lu 已提交
1553
#endif
1554

1555 1556 1557
/**
 * init_apic_mappings - initialize APIC mappings
 */
L
Linus Torvalds 已提交
1558 1559
void __init init_apic_mappings(void)
{
Y
Yinghai Lu 已提交
1560
#ifdef HAVE_X2APIC
1561
	if (x2apic) {
1562
		boot_cpu_physical_apicid = read_apic_id();
1563 1564
		return;
	}
Y
Yinghai Lu 已提交
1565
#endif
1566

L
Linus Torvalds 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	/*
	 * If no local APIC can be found then set up a fake all
	 * zeroes page to simulate the local APIC and another
	 * one for the IO-APIC.
	 */
	if (!smp_found_config && detect_init_APIC()) {
		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
		apic_phys = __pa(apic_phys);
	} else
		apic_phys = mp_lapic_addr;

	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1579
	apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Y
Yinghai Lu 已提交
1580
				APIC_BASE, apic_phys);
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
Y
Yinghai Lu 已提交
1586 1587
	if (boot_cpu_physical_apicid == -1U)
		boot_cpu_physical_apicid = read_apic_id();
L
Linus Torvalds 已提交
1588 1589 1590
}

/*
1591 1592
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
L
Linus Torvalds 已提交
1593
 */
1594 1595
int apic_version[MAX_APICS];

1596
int __init APIC_init_uniprocessor(void)
L
Linus Torvalds 已提交
1597
{
1598
	if (disable_apic) {
1599
		pr_info("Apic disabled\n");
1600 1601
		return -1;
	}
J
Jan Beulich 已提交
1602
#ifdef CONFIG_X86_64
1603 1604
	if (!cpu_has_apic) {
		disable_apic = 1;
1605
		pr_info("Apic disabled by BIOS\n");
1606 1607
		return -1;
	}
Y
Yinghai Lu 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616
#else
	if (!smp_found_config && !cpu_has_apic)
		return -1;

	/*
	 * Complain if the BIOS pretends there is one.
	 */
	if (!cpu_has_apic &&
	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1617 1618
		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
			boot_cpu_physical_apicid);
Y
Yinghai Lu 已提交
1619 1620 1621 1622 1623
		clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
		return -1;
	}
#endif

Y
Yinghai Lu 已提交
1624
#ifdef HAVE_X2APIC
1625
	enable_IR_x2apic();
Y
Yinghai Lu 已提交
1626
#endif
Y
Yinghai Lu 已提交
1627
#ifdef CONFIG_X86_64
1628
	default_setup_apic_routing();
Y
Yinghai Lu 已提交
1629
#endif
1630

1631
	verify_local_APIC();
1632 1633
	connect_bsp_APIC();

Y
Yinghai Lu 已提交
1634
#ifdef CONFIG_X86_64
1635
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Y
Yinghai Lu 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
#else
	/*
	 * Hack: In case of kdump, after a crash, kernel might be booting
	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
	 * might be zero if read from MP tables. Get it from LAPIC.
	 */
# ifdef CONFIG_CRASH_DUMP
	boot_cpu_physical_apicid = read_apic_id();
# endif
#endif
	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1647
	setup_local_APIC();
L
Linus Torvalds 已提交
1648

Y
Yinghai Lu 已提交
1649
#ifdef CONFIG_X86_64
1650 1651 1652 1653 1654 1655
	/*
	 * Now enable IO-APICs, actually call clear_IO_APIC
	 * We need clear_IO_APIC before enabling vector on BP
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
Y
Yinghai Lu 已提交
1656
#endif
1657

Y
Yinghai Lu 已提交
1658
#ifdef CONFIG_X86_IO_APIC
1659
	if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
Y
Yinghai Lu 已提交
1660
#endif
1661
		localise_nmi_watchdog();
1662 1663
	end_local_APIC_setup();

Y
Yinghai Lu 已提交
1664
#ifdef CONFIG_X86_IO_APIC
1665 1666
	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
		setup_IO_APIC();
Y
Yinghai Lu 已提交
1667
# ifdef CONFIG_X86_64
1668 1669
	else
		nr_ioapics = 0;
Y
Yinghai Lu 已提交
1670 1671 1672 1673
# endif
#endif

#ifdef CONFIG_X86_64
1674 1675
	setup_boot_APIC_clock();
	check_nmi_watchdog();
Y
Yinghai Lu 已提交
1676 1677 1678 1679
#else
	setup_boot_clock();
#endif

1680
	return 0;
L
Linus Torvalds 已提交
1681 1682 1683
}

/*
1684
 * Local APIC interrupts
L
Linus Torvalds 已提交
1685 1686
 */

1687 1688 1689
/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
1690
void smp_spurious_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
1691
{
1692 1693
	u32 v;

1694 1695
	exit_idle();
	irq_enter();
L
Linus Torvalds 已提交
1696
	/*
1697 1698 1699
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
L
Linus Torvalds 已提交
1700
	 */
1701 1702 1703
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();
1704

1705 1706
	inc_irq_stat(irq_spurious_count);

1707
	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1708 1709
	pr_info("spurious APIC interrupt on CPU#%d, "
		"should never happen.\n", smp_processor_id());
1710 1711
	irq_exit();
}
L
Linus Torvalds 已提交
1712

1713 1714 1715
/*
 * This interrupt should never happen with our APIC/SMP architecture
 */
1716
void smp_error_interrupt(struct pt_regs *regs)
1717
{
1718
	u32 v, v1;
L
Linus Torvalds 已提交
1719

1720 1721 1722 1723 1724 1725 1726 1727
	exit_idle();
	irq_enter();
	/* First tickle the hardware, only then report what went on. -- REW */
	v = apic_read(APIC_ESR);
	apic_write(APIC_ESR, 0);
	v1 = apic_read(APIC_ESR);
	ack_APIC_irq();
	atomic_inc(&irq_err_count);
1728

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
	/*
	 * Here is what the APIC error bits mean:
	 * 0: Send CS error
	 * 1: Receive CS error
	 * 2: Send accept error
	 * 3: Receive accept error
	 * 4: Reserved
	 * 5: Send illegal vector
	 * 6: Received illegal vector
	 * 7: Illegal register address
	 */
	pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1741 1742
		smp_processor_id(), v , v1);
	irq_exit();
L
Linus Torvalds 已提交
1743 1744
}

1745
/**
1746 1747
 * connect_bsp_APIC - attach the APIC to the interrupt system
 */
1748 1749
void __init connect_bsp_APIC(void)
{
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Do not trust the local APIC being empty at bootup.
		 */
		clear_local_APIC();
		/*
		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
		 * local APIC to INT and NMI lines.
		 */
		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
				"enabling APIC mode.\n");
		outb(0x70, 0x22);
		outb(0x01, 0x23);
	}
#endif
1766 1767
	if (apic->enable_apic_mode)
		apic->enable_apic_mode();
1768 1769
}

1770 1771 1772 1773 1774 1775 1776
/**
 * disconnect_bsp_APIC - detach the APIC from the interrupt system
 * @virt_wire_setup:	indicates, whether virtual wire mode is selected
 *
 * Virtual wire mode is necessary to deliver legacy interrupts even when the
 * APIC is disabled.
 */
1777
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
1778
{
1779 1780
	unsigned int value;

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Put the board back into PIC mode (has an effect only on
		 * certain older boards).  Note that APIC interrupts, including
		 * IPIs, won't work beyond this point!  The only exception are
		 * INIT IPIs.
		 */
		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
				"entering PIC mode.\n");
		outb(0x70, 0x22);
		outb(0x00, 0x23);
		return;
	}
#endif

1797
	/* Go back to Virtual Wire compatibility mode */
L
Linus Torvalds 已提交
1798

1799 1800 1801 1802 1803 1804
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);
T
Thomas Gleixner 已提交
1805

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	if (!virt_wire_setup) {
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
	}
T
Thomas Gleixner 已提交
1822

1823 1824 1825 1826
	/*
	 * For LVT1 make it edge triggered, active high,
	 * nmi and enabled
	 */
1827 1828 1829 1830 1831 1832 1833
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
1834 1835
}

1836 1837 1838 1839
void __cpuinit generic_processor_info(int apicid, int version)
{
	int cpu;

1840 1841 1842 1843
	/*
	 * Validate version
	 */
	if (version == 0x0) {
1844
		pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1845 1846
			   "fixing up to 0x10. (tell your hw vendor)\n",
				version);
1847
		version = 0x10;
1848
	}
1849
	apic_version[apicid] = version;
1850

1851 1852 1853 1854 1855 1856 1857 1858 1859
	if (num_processors >= nr_cpu_ids) {
		int max = nr_cpu_ids;
		int thiscpu = max + disabled_cpus;

		pr_warning(
			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
1860 1861 1862 1863
		return;
	}

	num_processors++;
1864
	cpu = cpumask_next_zero(-1, cpu_present_mask);
1865

1866 1867 1868 1869 1870
	if (version != apic_version[boot_cpu_physical_apicid])
		WARN_ONCE(1,
			"ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
			apic_version[boot_cpu_physical_apicid], cpu, version);

1871 1872 1873 1874 1875 1876 1877 1878 1879
	physid_set(apicid, phys_cpu_present_map);
	if (apicid == boot_cpu_physical_apicid) {
		/*
		 * x86_bios_cpu_apicid is required to have processors listed
		 * in same order as logical cpu numbers. Hence the first
		 * entry is BSP, and so on.
		 */
		cpu = 0;
	}
1880 1881 1882
	if (apicid > max_physical_apicid)
		max_physical_apicid = apicid;

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
#ifdef CONFIG_X86_32
	/*
	 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
	 * but we need to work other dependencies like SMP_SUSPEND etc
	 * before this can be done without some confusion.
	 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
	 *       - Ashok Raj <ashok.raj@intel.com>
	 */
	if (max_physical_apicid >= 8) {
		switch (boot_cpu_data.x86_vendor) {
		case X86_VENDOR_INTEL:
			if (!APIC_XAPIC(version)) {
				def_to_bigsmp = 0;
				break;
			}
			/* If P4 and above fall through */
		case X86_VENDOR_AMD:
			def_to_bigsmp = 1;
		}
	}
#endif

#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
1906 1907
	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1908
#endif
1909

1910 1911
	set_cpu_possible(cpu, true);
	set_cpu_present(cpu, true);
1912 1913
}

1914
#ifdef CONFIG_X86_64
1915 1916 1917 1918
int hard_smp_processor_id(void)
{
	return read_apic_id();
}
1919
#endif
1920

1921
/*
1922
 * Power management
1923
 */
1924 1925 1926
#ifdef CONFIG_PM

static struct {
1927 1928 1929 1930 1931
	/*
	 * 'active' is true if the local APIC was enabled by us and
	 * not the BIOS; this signifies that we are also responsible
	 * for disabling it before entering apm/acpi suspend
	 */
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

static int lapic_suspend(struct sys_device *dev, pm_message_t state)
{
	unsigned long flags;
	int maxlvt;
1953

1954 1955
	if (!apic_pm_state.active)
		return 0;
1956

1957
	maxlvt = lapic_get_maxlvt();
1958

1959
	apic_pm_state.apic_id = apic_read(APIC_ID);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1972
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1973 1974 1975
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
1976

1977 1978 1979 1980
	local_irq_save(flags);
	disable_local_APIC();
	local_irq_restore(flags);
	return 0;
L
Linus Torvalds 已提交
1981 1982
}

1983
static int lapic_resume(struct sys_device *dev)
L
Linus Torvalds 已提交
1984
{
1985 1986 1987
	unsigned int l, h;
	unsigned long flags;
	int maxlvt;
L
Linus Torvalds 已提交
1988

1989 1990
	if (!apic_pm_state.active)
		return 0;
1991

1992
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1993

1994
	local_irq_save(flags);
C
Cyrill Gorcunov 已提交
1995

Y
Yinghai Lu 已提交
1996
#ifdef HAVE_X2APIC
C
Cyrill Gorcunov 已提交
1997 1998 1999 2000
	if (x2apic)
		enable_x2apic();
	else
#endif
2001
	{
C
Cyrill Gorcunov 已提交
2002 2003 2004 2005 2006 2007
		/*
		 * Make sure the APICBASE points to the right address
		 *
		 * FIXME! This will be wrong if we ever support suspend on
		 * SMP! We'll need to do this as part of the CPU restore!
		 */
2008 2009 2010 2011
		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_BASE;
		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
		wrmsr(MSR_IA32_APICBASE, l, h);
2012
	}
2013

2014 2015 2016 2017 2018 2019 2020 2021
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
C
Cyrill Gorcunov 已提交
2022
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
C
Cyrill Gorcunov 已提交
2036

2037
	local_irq_restore(flags);
C
Cyrill Gorcunov 已提交
2038

2039 2040
	return 0;
}
T
Thomas Gleixner 已提交
2041

2042 2043 2044 2045 2046
/*
 * This device has no shutdown method - fully functioning local APICs
 * are needed on every CPU up until machine_halt/restart/poweroff.
 */

2047 2048 2049 2050 2051
static struct sysdev_class lapic_sysclass = {
	.name		= "lapic",
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};
T
Thomas Gleixner 已提交
2052

2053
static struct sys_device device_lapic = {
H
Hiroshi Shimamoto 已提交
2054 2055
	.id	= 0,
	.cls	= &lapic_sysclass,
2056
};
T
Thomas Gleixner 已提交
2057

2058 2059 2060
static void __cpuinit apic_pm_activate(void)
{
	apic_pm_state.active = 1;
L
Linus Torvalds 已提交
2061 2062
}

2063
static int __init init_lapic_sysfs(void)
L
Linus Torvalds 已提交
2064
{
2065
	int error;
H
Hiroshi Shimamoto 已提交
2066

2067 2068 2069
	if (!cpu_has_apic)
		return 0;
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
H
Hiroshi Shimamoto 已提交
2070

2071 2072 2073 2074
	error = sysdev_class_register(&lapic_sysclass);
	if (!error)
		error = sysdev_register(&device_lapic);
	return error;
L
Linus Torvalds 已提交
2075
}
2076 2077 2078 2079 2080 2081 2082
device_initcall(init_lapic_sysfs);

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */
L
Linus Torvalds 已提交
2083

Y
Yinghai Lu 已提交
2084
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
2085
/*
2086
 * apic_is_clustered_box() -- Check if we can expect good TSC
L
Linus Torvalds 已提交
2087 2088 2089
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 *
2090
 * Clustered boxes may have unsynced TSC problems if they are
L
Linus Torvalds 已提交
2091 2092 2093
 * multi-chassis. Use available data to take a good guess.
 * If in doubt, go HPET.
 */
2094
__cpuinit int apic_is_clustered_box(void)
L
Linus Torvalds 已提交
2095 2096 2097
{
	int i, clusters, zeros;
	unsigned id;
2098
	u16 *bios_cpu_apicid;
L
Linus Torvalds 已提交
2099 2100
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

2101 2102 2103 2104
	/*
	 * there is not this kind of box with AMD CPU yet.
	 * Some AMD box with quadcore cpu and 8 sockets apicid
	 * will be [4, 0x23] or [8, 0x27] could be thought to
Y
Yinghai Lu 已提交
2105
	 * vsmp box still need checking...
2106
	 */
2107
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
2108 2109
		return 0;

2110
	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2111
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
2112

2113
	for (i = 0; i < nr_cpu_ids; i++) {
2114
		/* are we being called early in kernel startup? */
2115 2116
		if (bios_cpu_apicid) {
			id = bios_cpu_apicid[i];
2117
		} else if (i < nr_cpu_ids) {
2118 2119 2120 2121
			if (cpu_present(i))
				id = per_cpu(x86_bios_cpu_apicid, i);
			else
				continue;
2122
		} else
2123 2124
			break;

L
Linus Torvalds 已提交
2125 2126 2127 2128 2129 2130
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
2131 2132 2133
	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
	 * Since clusters are allocated sequentially, count zeros only if
	 * they are bounded by ones.
L
Linus Torvalds 已提交
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

2145 2146 2147 2148 2149 2150
	/* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
	 * not guaranteed to be synced between boards
	 */
	if (is_vsmp_box() && clusters > 1)
		return 1;

L
Linus Torvalds 已提交
2151
	/*
2152
	 * If clusters > 2, then should be multi-chassis.
L
Linus Torvalds 已提交
2153 2154 2155 2156 2157
	 * May have to revisit this when multi-core + hyperthreaded CPUs come
	 * out, but AFAIK this will work even for them.
	 */
	return (clusters > 2);
}
Y
Yinghai Lu 已提交
2158
#endif
L
Linus Torvalds 已提交
2159 2160

/*
2161
 * APIC command line parameters
L
Linus Torvalds 已提交
2162
 */
2163
static int __init setup_disableapic(char *arg)
2164
{
L
Linus Torvalds 已提交
2165
	disable_apic = 1;
2166
	setup_clear_cpu_cap(X86_FEATURE_APIC);
2167 2168 2169
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
2170

2171
/* same as disableapic, for compatibility */
2172
static int __init setup_nolapic(char *arg)
2173
{
2174
	return setup_disableapic(arg);
2175
}
2176
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
2177

2178 2179 2180 2181 2182 2183 2184
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

2185
static int __init parse_disable_apic_timer(char *arg)
2186
{
L
Linus Torvalds 已提交
2187
	disable_apic_timer = 1;
2188
	return 0;
2189
}
2190 2191 2192 2193 2194 2195
early_param("noapictimer", parse_disable_apic_timer);

static int __init parse_nolapic_timer(char *arg)
{
	disable_apic_timer = 1;
	return 0;
2196
}
2197
early_param("nolapic_timer", parse_nolapic_timer);
2198

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
static int __init apic_set_verbosity(char *arg)
{
	if (!arg)  {
#ifdef CONFIG_X86_64
		skip_ioapic_setup = 0;
		return 0;
#endif
		return -EINVAL;
	}

	if (strcmp("debug", arg) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", arg) == 0)
		apic_verbosity = APIC_VERBOSE;
	else {
2214
		pr_warning("APIC Verbosity level %s not recognised"
2215 2216 2217 2218 2219 2220 2221 2222
			" use apic=verbose or apic=debug\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic", apic_set_verbosity);

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
static int __init lapic_insert_resource(void)
{
	if (!apic_phys)
		return -1;

	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

	return 0;
}

/*
 * need call insert after e820_reserve_resources()
 * that is using request_resource
 */
late_initcall(lapic_insert_resource);