cpufreq-cpu0.c 7.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Copyright (C) 2012 Freescale Semiconductor, Inc.
 *
 * The OPP code in function cpu0_set_target() is reused from
 * drivers/cpufreq/omap-cpufreq.c
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt

#include <linux/clk.h>
15
#include <linux/cpu.h>
16 17 18 19 20
#include <linux/cpufreq.h>
#include <linux/err.h>
#include <linux/module.h>
#include <linux/of.h>
#include <linux/opp.h>
21
#include <linux/platform_device.h>
22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#include <linux/regulator/consumer.h>
#include <linux/slab.h>

static unsigned int transition_latency;
static unsigned int voltage_tolerance; /* in percentage */

static struct device *cpu_dev;
static struct clk *cpu_clk;
static struct regulator *cpu_reg;
static struct cpufreq_frequency_table *freq_table;

static int cpu0_verify_speed(struct cpufreq_policy *policy)
{
	return cpufreq_frequency_table_verify(policy, freq_table);
}

static unsigned int cpu0_get_speed(unsigned int cpu)
{
	return clk_get_rate(cpu_clk) / 1000;
}

static int cpu0_set_target(struct cpufreq_policy *policy,
			   unsigned int target_freq, unsigned int relation)
{
	struct cpufreq_freqs freqs;
47
	struct dev_pm_opp *opp;
48
	unsigned long volt = 0, volt_old = 0, tol = 0;
49
	long freq_Hz, freq_exact;
50
	unsigned int index;
51 52 53 54 55 56 57 58 59 60 61 62 63
	int ret;

	ret = cpufreq_frequency_table_target(policy, freq_table, target_freq,
					     relation, &index);
	if (ret) {
		pr_err("failed to match target freqency %d: %d\n",
		       target_freq, ret);
		return ret;
	}

	freq_Hz = clk_round_rate(cpu_clk, freq_table[index].frequency * 1000);
	if (freq_Hz < 0)
		freq_Hz = freq_table[index].frequency * 1000;
64
	freq_exact = freq_Hz;
65 66 67 68 69 70
	freqs.new = freq_Hz / 1000;
	freqs.old = clk_get_rate(cpu_clk) / 1000;

	if (freqs.old == freqs.new)
		return 0;

71
	cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
72

73
	if (!IS_ERR(cpu_reg)) {
74
		rcu_read_lock();
75
		opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_Hz);
76
		if (IS_ERR(opp)) {
77
			rcu_read_unlock();
78
			pr_err("failed to find OPP for %ld\n", freq_Hz);
79 80 81
			freqs.new = freqs.old;
			ret = PTR_ERR(opp);
			goto post_notify;
82
		}
83
		volt = dev_pm_opp_get_voltage(opp);
84
		rcu_read_unlock();
85 86 87 88 89 90 91 92 93
		tol = volt * voltage_tolerance / 100;
		volt_old = regulator_get_voltage(cpu_reg);
	}

	pr_debug("%u MHz, %ld mV --> %u MHz, %ld mV\n",
		 freqs.old / 1000, volt_old ? volt_old / 1000 : -1,
		 freqs.new / 1000, volt ? volt / 1000 : -1);

	/* scaling up?  scale voltage before frequency */
94
	if (!IS_ERR(cpu_reg) && freqs.new > freqs.old) {
95 96 97 98
		ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
		if (ret) {
			pr_err("failed to scale voltage up: %d\n", ret);
			freqs.new = freqs.old;
99
			goto post_notify;
100 101 102
		}
	}

103
	ret = clk_set_rate(cpu_clk, freq_exact);
104 105
	if (ret) {
		pr_err("failed to set clock rate: %d\n", ret);
106
		if (!IS_ERR(cpu_reg))
107
			regulator_set_voltage_tol(cpu_reg, volt_old, tol);
108 109
		freqs.new = freqs.old;
		goto post_notify;
110 111 112
	}

	/* scaling down?  scale voltage after frequency */
113
	if (!IS_ERR(cpu_reg) && freqs.new < freqs.old) {
114 115 116 117 118 119 120 121
		ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
		if (ret) {
			pr_err("failed to scale voltage down: %d\n", ret);
			clk_set_rate(cpu_clk, freqs.old * 1000);
			freqs.new = freqs.old;
		}
	}

122
post_notify:
123
	cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
124

125
	return ret;
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

static int cpu0_cpufreq_init(struct cpufreq_policy *policy)
{
	int ret;

	ret = cpufreq_frequency_table_cpuinfo(policy, freq_table);
	if (ret) {
		pr_err("invalid frequency table: %d\n", ret);
		return ret;
	}

	policy->cpuinfo.transition_latency = transition_latency;
	policy->cur = clk_get_rate(cpu_clk) / 1000;

	/*
	 * The driver only supports the SMP configuartion where all processors
	 * share the clock and voltage and clock.  Use cpufreq affected_cpus
	 * interface to have all CPUs scaled together.
	 */
	cpumask_setall(policy->cpus);

	cpufreq_frequency_table_get_attr(freq_table, policy->cpu);

	return 0;
}

static int cpu0_cpufreq_exit(struct cpufreq_policy *policy)
{
	cpufreq_frequency_table_put_attr(policy->cpu);

	return 0;
}

static struct freq_attr *cpu0_cpufreq_attr[] = {
	&cpufreq_freq_attr_scaling_available_freqs,
	NULL,
};

static struct cpufreq_driver cpu0_cpufreq_driver = {
	.flags = CPUFREQ_STICKY,
	.verify = cpu0_verify_speed,
	.target = cpu0_set_target,
	.get = cpu0_get_speed,
	.init = cpu0_cpufreq_init,
	.exit = cpu0_cpufreq_exit,
	.name = "generic_cpu0",
	.attr = cpu0_cpufreq_attr,
};

176
static int cpu0_cpufreq_probe(struct platform_device *pdev)
177
{
178
	struct device_node *np;
179 180
	int ret;

181 182 183 184 185
	cpu_dev = get_cpu_device(0);
	if (!cpu_dev) {
		pr_err("failed to get cpu0 device\n");
		return -ENODEV;
	}
186

187
	np = of_node_get(cpu_dev->of_node);
188 189
	if (!np) {
		pr_err("failed to find cpu0 node\n");
190
		return -ENOENT;
191 192
	}

193
	cpu_reg = devm_regulator_get_optional(cpu_dev, "cpu0");
194 195 196 197 198 199 200 201 202 203 204 205 206 207
	if (IS_ERR(cpu_reg)) {
		/*
		 * If cpu0 regulator supply node is present, but regulator is
		 * not yet registered, we should try defering probe.
		 */
		if (PTR_ERR(cpu_reg) == -EPROBE_DEFER) {
			dev_err(cpu_dev, "cpu0 regulator not ready, retry\n");
			ret = -EPROBE_DEFER;
			goto out_put_node;
		}
		pr_warn("failed to get cpu0 regulator: %ld\n",
			PTR_ERR(cpu_reg));
	}

208
	cpu_clk = devm_clk_get(cpu_dev, NULL);
209 210 211 212 213 214 215 216 217 218 219 220
	if (IS_ERR(cpu_clk)) {
		ret = PTR_ERR(cpu_clk);
		pr_err("failed to get cpu0 clock: %d\n", ret);
		goto out_put_node;
	}

	ret = of_init_opp_table(cpu_dev);
	if (ret) {
		pr_err("failed to init OPP table: %d\n", ret);
		goto out_put_node;
	}

221
	ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table);
222 223 224 225 226 227 228 229 230 231
	if (ret) {
		pr_err("failed to init cpufreq table: %d\n", ret);
		goto out_put_node;
	}

	of_property_read_u32(np, "voltage-tolerance", &voltage_tolerance);

	if (of_property_read_u32(np, "clock-latency", &transition_latency))
		transition_latency = CPUFREQ_ETERNAL;

232
	if (!IS_ERR(cpu_reg)) {
233
		struct dev_pm_opp *opp;
234 235 236 237 238 239 240 241 242 243
		unsigned long min_uV, max_uV;
		int i;

		/*
		 * OPP is maintained in order of increasing frequency, and
		 * freq_table initialised from OPP is therefore sorted in the
		 * same order.
		 */
		for (i = 0; freq_table[i].frequency != CPUFREQ_TABLE_END; i++)
			;
244
		rcu_read_lock();
245
		opp = dev_pm_opp_find_freq_exact(cpu_dev,
246
				freq_table[0].frequency * 1000, true);
247 248
		min_uV = dev_pm_opp_get_voltage(opp);
		opp = dev_pm_opp_find_freq_exact(cpu_dev,
249
				freq_table[i-1].frequency * 1000, true);
250
		max_uV = dev_pm_opp_get_voltage(opp);
251
		rcu_read_unlock();
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
		ret = regulator_set_voltage_time(cpu_reg, min_uV, max_uV);
		if (ret > 0)
			transition_latency += ret * 1000;
	}

	ret = cpufreq_register_driver(&cpu0_cpufreq_driver);
	if (ret) {
		pr_err("failed register driver: %d\n", ret);
		goto out_free_table;
	}

	of_node_put(np);
	return 0;

out_free_table:
267
	dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
268 269 270 271
out_put_node:
	of_node_put(np);
	return ret;
}
272 273 274 275

static int cpu0_cpufreq_remove(struct platform_device *pdev)
{
	cpufreq_unregister_driver(&cpu0_cpufreq_driver);
276
	dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
277 278 279 280 281 282 283 284 285 286 287 288 289

	return 0;
}

static struct platform_driver cpu0_cpufreq_platdrv = {
	.driver = {
		.name	= "cpufreq-cpu0",
		.owner	= THIS_MODULE,
	},
	.probe		= cpu0_cpufreq_probe,
	.remove		= cpu0_cpufreq_remove,
};
module_platform_driver(cpu0_cpufreq_platdrv);
290 291 292 293

MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
MODULE_DESCRIPTION("Generic CPU0 cpufreq driver");
MODULE_LICENSE("GPL");