barrier.h 2.6 KB
Newer Older
1 2 3 4
#ifndef __ASM_BARRIER_H
#define __ASM_BARRIER_H

#ifndef __ASSEMBLY__
5
#include <asm/outercache.h>
6 7 8 9 10 11 12 13 14 15 16

#define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");

#if __LINUX_ARM_ARCH__ >= 7 ||		\
	(__LINUX_ARM_ARCH__ == 6 && defined(CONFIG_CPU_32v6K))
#define sev()	__asm__ __volatile__ ("sev" : : : "memory")
#define wfe()	__asm__ __volatile__ ("wfe" : : : "memory")
#define wfi()	__asm__ __volatile__ ("wfi" : : : "memory")
#endif

#if __LINUX_ARM_ARCH__ >= 7
17 18 19
#define isb(option) __asm__ __volatile__ ("isb " #option : : : "memory")
#define dsb(option) __asm__ __volatile__ ("dsb " #option : : : "memory")
#define dmb(option) __asm__ __volatile__ ("dmb " #option : : : "memory")
20
#elif defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ == 6
21
#define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
22
				    : : "r" (0) : "memory")
23
#define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
24
				    : : "r" (0) : "memory")
25
#define dmb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
26 27
				    : : "r" (0) : "memory")
#elif defined(CONFIG_CPU_FA526)
28
#define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
29
				    : : "r" (0) : "memory")
30
#define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
31
				    : : "r" (0) : "memory")
32
#define dmb(x) __asm__ __volatile__ ("" : : : "memory")
33
#else
34 35
#define isb(x) __asm__ __volatile__ ("" : : : "memory")
#define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
36
				    : : "r" (0) : "memory")
37
#define dmb(x) __asm__ __volatile__ ("" : : : "memory")
38 39 40 41 42 43 44
#endif

#ifdef CONFIG_ARCH_HAS_BARRIERS
#include <mach/barriers.h>
#elif defined(CONFIG_ARM_DMA_MEM_BUFFERABLE) || defined(CONFIG_SMP)
#define mb()		do { dsb(); outer_sync(); } while (0)
#define rmb()		dsb()
45
#define wmb()		do { dsb(st); outer_sync(); } while (0)
46
#else
R
Rob Herring 已提交
47 48 49
#define mb()		barrier()
#define rmb()		barrier()
#define wmb()		barrier()
50 51 52 53 54 55 56
#endif

#ifndef CONFIG_SMP
#define smp_mb()	barrier()
#define smp_rmb()	barrier()
#define smp_wmb()	barrier()
#else
57 58 59
#define smp_mb()	dmb(ish)
#define smp_rmb()	smp_mb()
#define smp_wmb()	dmb(ishst)
60 61
#endif

62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
#define smp_store_release(p, v)						\
do {									\
	compiletime_assert_atomic_type(*p);				\
	smp_mb();							\
	ACCESS_ONCE(*p) = (v);						\
} while (0)

#define smp_load_acquire(p)						\
({									\
	typeof(*p) ___p1 = ACCESS_ONCE(*p);				\
	compiletime_assert_atomic_type(*p);				\
	smp_mb();							\
	___p1;								\
})

77 78 79 80 81 82 83
#define read_barrier_depends()		do { } while(0)
#define smp_read_barrier_depends()	do { } while(0)

#define set_mb(var, value)	do { var = value; smp_mb(); } while (0)

#endif /* !__ASSEMBLY__ */
#endif /* __ASM_BARRIER_H */