apic.h 15.5 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_APIC_H
#define _ASM_X86_APIC_H
T
Thomas Gleixner 已提交
3

4 5
#include <linux/cpumask.h>
#include <linux/pm.h>
6 7

#include <asm/alternative.h>
8
#include <asm/cpufeature.h>
T
Thomas Gleixner 已提交
9
#include <asm/processor.h>
10
#include <asm/apicdef.h>
A
Arun Sharma 已提交
11
#include <linux/atomic.h>
12 13
#include <asm/fixmap.h>
#include <asm/mpspec.h>
14
#include <asm/msr.h>
15
#include <asm/idle.h>
T
Thomas Gleixner 已提交
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37

#define ARCH_APICTIMER_STOPS_ON_C3	1

/*
 * Debugging macros
 */
#define APIC_QUIET   0
#define APIC_VERBOSE 1
#define APIC_DEBUG   2

/*
 * Define the default level of output to be very little
 * This can be turned up by using apic=verbose for more
 * information and apic=debug for _lots_ of information.
 * apic_verbosity is defined in apic.c
 */
#define apic_printk(v, s, a...) do {       \
		if ((v) <= apic_verbosity) \
			printk(s, ##a);    \
	} while (0)


38
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
T
Thomas Gleixner 已提交
39
extern void generic_apic_probe(void);
40 41 42 43 44
#else
static inline void generic_apic_probe(void)
{
}
#endif
T
Thomas Gleixner 已提交
45 46 47

#ifdef CONFIG_X86_LOCAL_APIC

48
extern unsigned int apic_verbosity;
T
Thomas Gleixner 已提交
49 50
extern int local_apic_timer_c2_ok;

51
extern int disable_apic;
52
extern unsigned int lapic_timer_frequency;
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

#ifdef CONFIG_SMP
extern void __inquire_remote_apic(int apicid);
#else /* CONFIG_SMP */
static inline void __inquire_remote_apic(int apicid)
{
}
#endif /* CONFIG_SMP */

static inline void default_inquire_remote_apic(int apicid)
{
	if (apic_verbosity >= APIC_DEBUG)
		__inquire_remote_apic(apicid);
}

68 69 70 71 72 73 74 75 76 77 78 79 80
/*
 * With 82489DX we can't rely on apic feature bit
 * retrieved via cpuid but still have to deal with
 * such an apic chip so we assume that SMP configuration
 * is found from MP table (64bit case uses ACPI mostly
 * which set smp presence flag as well so we are safe
 * to use this helper too).
 */
static inline bool apic_from_smp_config(void)
{
	return smp_found_config && !disable_apic;
}

T
Thomas Gleixner 已提交
81 82 83 84 85
/*
 * Basic functions accessing APICs.
 */
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
86
#endif
T
Thomas Gleixner 已提交
87

88
extern int setup_profiling_timer(unsigned int);
89

90
static inline void native_apic_mem_write(u32 reg, u32 v)
T
Thomas Gleixner 已提交
91
{
92
	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
T
Thomas Gleixner 已提交
93

94
	alternative_io("movl %0, %1", "xchgl %0, %1", X86_BUG_11AP,
95 96
		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
		       ASM_OUTPUT2("0" (v), "m" (*addr)));
T
Thomas Gleixner 已提交
97 98
}

99
static inline u32 native_apic_mem_read(u32 reg)
T
Thomas Gleixner 已提交
100 101 102 103
{
	return *((volatile u32 *)(APIC_BASE + reg));
}

Y
Yinghai Lu 已提交
104 105 106 107 108
extern void native_apic_wait_icr_idle(void);
extern u32 native_safe_apic_wait_icr_idle(void);
extern void native_apic_icr_write(u32 low, u32 id);
extern u64 native_apic_icr_read(void);

109 110 111 112 113 114 115 116 117
static inline bool apic_is_x2apic_enabled(void)
{
	u64 msr;

	if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
		return false;
	return msr & X2APIC_ENABLE;
}

118
#ifdef CONFIG_X86_X2APIC
119 120 121 122 123 124 125 126 127 128
/*
 * Make previous memory operations globally visible before
 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
 * mfence for this.
 */
static inline void x2apic_wrmsr_fence(void)
{
	asm volatile("mfence" : : : "memory");
}

129 130 131 132 133 134 135 136 137
static inline void native_apic_msr_write(u32 reg, u32 v)
{
	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
	    reg == APIC_LVR)
		return;

	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
}

138 139 140 141 142
static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
{
	wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
}

143 144
static inline u32 native_apic_msr_read(u32 reg)
{
145
	u64 msr;
146 147 148 149

	if (reg == APIC_DFR)
		return -1;

150 151
	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
	return (u32)msr;
152 153
}

Y
Yinghai Lu 已提交
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static inline void native_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return;
}

static inline u32 native_safe_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return 0;
}

static inline void native_x2apic_icr_write(u32 low, u32 id)
{
	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
}

static inline u64 native_x2apic_icr_read(void)
{
	unsigned long val;

	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
	return val;
}

179
extern int x2apic_mode;
180
extern int x2apic_phys;
T
Thomas Gleixner 已提交
181
extern void __init check_x2apic(void);
182
extern void enable_x2apic(void);
183 184
static inline int x2apic_enabled(void)
{
185
	return cpu_has_x2apic && apic_is_x2apic_enabled();
186
}
187 188

#define x2apic_supported()	(cpu_has_x2apic)
189
#else
190 191 192
static inline void check_x2apic(void) { }
static inline void enable_x2apic(void) { }
static inline int x2apic_enabled(void) { return 0; }
193

194 195
#define x2apic_mode		(0)
#define	x2apic_supported()	(0)
Y
Yinghai Lu 已提交
196
#endif
197

198 199
extern void enable_IR_x2apic(void);

T
Thomas Gleixner 已提交
200 201 202 203 204 205 206 207 208 209 210 211
extern int get_physical_broadcast(void);

extern int lapic_get_maxlvt(void);
extern void clear_local_APIC(void);
extern void connect_bsp_APIC(void);
extern void disconnect_bsp_APIC(int virt_wire_setup);
extern void disable_local_APIC(void);
extern void lapic_shutdown(void);
extern int verify_local_APIC(void);
extern void sync_Arb_IDs(void);
extern void init_bsp_APIC(void);
extern void setup_local_APIC(void);
212
extern void end_local_APIC_setup(void);
213
extern void bsp_end_local_APIC_setup(void);
T
Thomas Gleixner 已提交
214
extern void init_apic_mappings(void);
215
void register_lapic_address(unsigned long address);
T
Thomas Gleixner 已提交
216 217 218
extern void setup_boot_APIC_clock(void);
extern void setup_secondary_APIC_clock(void);
extern int APIC_init_uniprocessor(void);
219
extern int apic_force_enable(unsigned long addr);
T
Thomas Gleixner 已提交
220 221 222 223 224

/*
 * On 32bit this is mach-xxx local
 */
#ifdef CONFIG_X86_64
225 226 227 228 229 230
extern int apic_is_clustered_box(void);
#else
static inline int apic_is_clustered_box(void)
{
	return 0;
}
T
Thomas Gleixner 已提交
231 232
#endif

233
extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
T
Thomas Gleixner 已提交
234 235 236 237

#else /* !CONFIG_X86_LOCAL_APIC */
static inline void lapic_shutdown(void) { }
#define local_apic_timer_c2_ok		1
238
static inline void init_apic_mappings(void) { }
239
static inline void disable_local_APIC(void) { }
240 241
# define setup_boot_APIC_clock x86_init_noop
# define setup_secondary_APIC_clock x86_init_noop
T
Thomas Gleixner 已提交
242 243
#endif /* !CONFIG_X86_LOCAL_APIC */

I
Ingo Molnar 已提交
244 245 246 247 248 249
#ifdef CONFIG_X86_64
#define	SET_APIC_ID(x)		(apic->set_apic_id(x))
#else

#endif

250 251 252 253 254 255 256 257 258 259
/*
 * Copyright 2004 James Cleverdon, IBM.
 * Subject to the GNU Public License, v.2
 *
 * Generic APIC sub-arch data struct.
 *
 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
 * James Cleverdon.
 */
260
struct apic {
261 262 263 264
	char *name;

	int (*probe)(void);
	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
265
	int (*apic_id_valid)(int apicid);
266 267 268 269 270 271 272 273 274 275
	int (*apic_id_registered)(void);

	u32 irq_delivery_mode;
	u32 irq_dest_mode;

	const struct cpumask *(*target_cpus)(void);

	int disable_esr;

	int dest_logical;
276
	unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
277

278 279
	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
					 const struct cpumask *mask);
280 281
	void (*init_apic_ldr)(void);

282
	void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
283 284 285

	void (*setup_apic_routing)(void);
	int (*cpu_present_to_apicid)(int mps_cpu);
286
	void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
T
Thomas Gleixner 已提交
287
	int (*check_phys_apicid_present)(int phys_apicid);
288 289 290 291 292 293
	int (*phys_pkg_id)(int cpuid_apic, int index_msb);

	unsigned int (*get_apic_id)(unsigned long x);
	unsigned long (*set_apic_id)(unsigned int id);
	unsigned long apic_id_mask;

294 295 296
	int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
				      const struct cpumask *andmask,
				      unsigned int *apicid);
297 298 299 300 301 302 303 304 305 306

	/* ipi */
	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
					 int vector);
	void (*send_IPI_allbutself)(int vector);
	void (*send_IPI_all)(int vector);
	void (*send_IPI_self)(int vector);

	/* wakeup_secondary_cpu */
307
	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
308

309
	bool wait_for_init_deassert;
310 311 312 313 314
	void (*inquire_remote_apic)(int apicid);

	/* apic ops */
	u32 (*read)(u32 reg);
	void (*write)(u32 reg, u32 v);
315 316 317 318 319 320 321 322
	/*
	 * ->eoi_write() has the same signature as ->write().
	 *
	 * Drivers can support both ->eoi_write() and ->write() by passing the same
	 * callback value. Kernel can override ->eoi_write() and fall back
	 * on write for EOI.
	 */
	void (*eoi_write)(u32 reg, u32 v);
323 324 325 326
	u64 (*icr_read)(void);
	void (*icr_write)(u32 low, u32 high);
	void (*wait_icr_idle)(void);
	u32 (*safe_wait_icr_idle)(void);
327 328 329 330 331 332 333 334 335 336 337 338 339 340

#ifdef CONFIG_X86_32
	/*
	 * Called very early during boot from get_smp_config().  It should
	 * return the logical apicid.  x86_[bios]_cpu_to_apicid is
	 * initialized before this function is called.
	 *
	 * If logical apicid can't be determined that early, the function
	 * may return BAD_APICID.  Logical apicid will be configured after
	 * init_apic_ldr() while bringing up CPUs.  Note that NUMA affinity
	 * won't be applied properly during early boot in this case.
	 */
	int (*x86_32_early_logical_apicid)(int cpu);
#endif
341 342
};

343 344 345 346 347
/*
 * Pointer to the local APIC driver in use on this system (there's
 * always just one such driver in use - the kernel decides via an
 * early probing process which one it picks - and then sticks to it):
 */
348
extern struct apic *apic;
349

350 351 352 353 354 355 356 357 358
/*
 * APIC drivers are probed based on how they are listed in the .apicdrivers
 * section. So the order is important and enforced by the ordering
 * of different apic driver files in the Makefile.
 *
 * For the files having two apic drivers, we use apic_drivers()
 * to enforce the order with in them.
 */
#define apic_driver(sym)					\
359
	static const struct apic *__apicdrivers_##sym __used		\
360 361 362 363 364 365 366 367 368 369
	__aligned(sizeof(struct apic *))			\
	__section(.apicdrivers) = { &sym }

#define apic_drivers(sym1, sym2)					\
	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
	__aligned(sizeof(struct apic *))				\
	__section(.apicdrivers) = { &sym1, &sym2 }

extern struct apic *__apicdrivers[], *__apicdrivers_end[];

370 371 372 373
/*
 * APIC functionality to boot other CPUs - only used on SMP:
 */
#ifdef CONFIG_SMP
374 375
extern atomic_t init_deasserted;
extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
376
#endif
377

378
#ifdef CONFIG_X86_LOCAL_APIC
379

380 381 382 383 384 385 386 387 388 389
static inline u32 apic_read(u32 reg)
{
	return apic->read(reg);
}

static inline void apic_write(u32 reg, u32 val)
{
	apic->write(reg, val);
}

390 391 392 393 394
static inline void apic_eoi(void)
{
	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
}

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static inline u64 apic_icr_read(void)
{
	return apic->icr_read();
}

static inline void apic_icr_write(u32 low, u32 high)
{
	apic->icr_write(low, high);
}

static inline void apic_wait_icr_idle(void)
{
	apic->wait_icr_idle();
}

static inline u32 safe_apic_wait_icr_idle(void)
{
	return apic->safe_wait_icr_idle();
}

415 416
extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));

417 418 419 420
#else /* CONFIG_X86_LOCAL_APIC */

static inline u32 apic_read(u32 reg) { return 0; }
static inline void apic_write(u32 reg, u32 val) { }
421
static inline void apic_eoi(void) { }
422 423 424 425
static inline u64 apic_icr_read(void) { return 0; }
static inline void apic_icr_write(u32 low, u32 high) { }
static inline void apic_wait_icr_idle(void) { }
static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
426
static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
427 428

#endif /* CONFIG_X86_LOCAL_APIC */
429 430 431 432 433 434 435

static inline void ack_APIC_irq(void)
{
	/*
	 * ack_APIC_irq() actually gets compiled as a single instruction
	 * ... yummie.
	 */
436
	apic_eoi();
437 438 439 440 441 442
}

static inline unsigned default_get_apic_id(unsigned long x)
{
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));

443
	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
444 445 446 447 448 449
		return (x >> 24) & 0xFF;
	else
		return (x >> 24) & 0x0F;
}

/*
450
 * Warm reset vector position:
451
 */
452 453
#define TRAMPOLINE_PHYS_LOW		0x467
#define TRAMPOLINE_PHYS_HIGH		0x469
454

455
#ifdef CONFIG_X86_64
456 457 458 459 460
extern void apic_send_IPI_self(int vector);

DECLARE_PER_CPU(int, x2apic_extra_bits);

extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
461
extern int default_check_phys_apicid_present(int phys_apicid);
462 463
#endif

464
extern void generic_bigsmp_probe(void);
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481


#ifdef CONFIG_X86_LOCAL_APIC

#include <asm/smp.h>

#define APIC_DFR_VALUE	(APIC_DFR_FLAT)

static inline const struct cpumask *default_target_cpus(void)
{
#ifdef CONFIG_SMP
	return cpu_online_mask;
#else
	return cpumask_of(0);
#endif
}

482 483 484 485 486
static inline const struct cpumask *online_target_cpus(void)
{
	return cpu_online_mask;
}

487
DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
488 489 490 491 492 493 494 495 496 497 498


static inline unsigned int read_apic_id(void)
{
	unsigned int reg;

	reg = apic_read(APIC_ID);

	return apic->get_apic_id(reg);
}

499 500
static inline int default_apic_id_valid(int apicid)
{
501
	return (apicid < 255);
502 503
}

504 505
extern int default_acpi_madt_oem_check(char *, char *);

506 507
extern void default_setup_apic_routing(void);

508 509
extern struct apic apic_noop;

510
#ifdef CONFIG_X86_32
511

512 513 514 515 516
static inline int noop_x86_32_early_logical_apicid(int cpu)
{
	return BAD_APICID;
}

517 518 519 520 521 522 523 524 525 526 527 528 529 530
/*
 * Set up the logical destination ID.
 *
 * Intel recommends to set DFR, LDR and TPR before enabling
 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
 * document number 292116).  So here it goes...
 */
extern void default_init_apic_ldr(void);

static inline int default_apic_id_registered(void)
{
	return physid_isset(read_apic_id(), phys_cpu_present_map);
}

531 532 533 534 535 536 537
static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
{
	return cpuid_apic >> index_msb;
}

#endif

538
static inline int
539 540 541
flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
			    const struct cpumask *andmask,
			    unsigned int *apicid)
542
{
543 544 545 546 547
	unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
				 cpumask_bits(andmask)[0] &
				 cpumask_bits(cpu_online_mask)[0] &
				 APIC_ALL_CPUS;

548 549 550 551 552 553 554 555 556
	if (likely(cpu_mask)) {
		*apicid = (unsigned int)cpu_mask;
		return 0;
	} else {
		return -EINVAL;
	}
}

extern int
557
default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
558 559
			       const struct cpumask *andmask,
			       unsigned int *apicid);
560

561
static inline void
562 563
flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
			      const struct cpumask *mask)
564 565 566 567 568 569 570 571 572 573 574 575 576
{
	/* Careful. Some cpus do not strictly honor the set of cpus
	 * specified in the interrupt destination when using lowest
	 * priority interrupt delivery mode.
	 *
	 * In particular there was a hyperthreading cpu observed to
	 * deliver interrupts to the wrong hyperthread when only one
	 * hyperthread was specified in the interrupt desitination.
	 */
	cpumask_clear(retmask);
	cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
}

577
static inline void
578 579
default_vector_allocation_domain(int cpu, struct cpumask *retmask,
				 const struct cpumask *mask)
580 581 582 583
{
	cpumask_copy(retmask, cpumask_of(cpu));
}

584
static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
585
{
586
	return physid_isset(apicid, *map);
587 588
}

589
static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
590
{
591
	*retmap = *phys_map;
592 593 594 595 596 597 598 599 600 601 602
}

static inline int __default_cpu_present_to_apicid(int mps_cpu)
{
	if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
	else
		return BAD_APICID;
}

static inline int
T
Thomas Gleixner 已提交
603
__default_check_phys_apicid_present(int phys_apicid)
604
{
T
Thomas Gleixner 已提交
605
	return physid_isset(phys_apicid, phys_cpu_present_map);
606 607 608 609 610 611 612 613 614
}

#ifdef CONFIG_X86_32
static inline int default_cpu_present_to_apicid(int mps_cpu)
{
	return __default_cpu_present_to_apicid(mps_cpu);
}

static inline int
T
Thomas Gleixner 已提交
615
default_check_phys_apicid_present(int phys_apicid)
616
{
T
Thomas Gleixner 已提交
617
	return __default_check_phys_apicid_present(phys_apicid);
618 619 620
}
#else
extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
621
extern int default_check_phys_apicid_present(int phys_apicid);
622 623 624
#endif

#endif /* CONFIG_X86_LOCAL_APIC */
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
extern void irq_enter(void);
extern void irq_exit(void);

static inline void entering_irq(void)
{
	irq_enter();
	exit_idle();
}

static inline void entering_ack_irq(void)
{
	ack_APIC_irq();
	entering_irq();
}

static inline void exiting_irq(void)
{
	irq_exit();
}

static inline void exiting_ack_irq(void)
{
	irq_exit();
	/* Ack only at the end to avoid potential reentry */
	ack_APIC_irq();
}
651

652 653
extern void ioapic_zap_locks(void);

H
H. Peter Anvin 已提交
654
#endif /* _ASM_X86_APIC_H */