irq-ingenic.c 4.5 KB
Newer Older
1 2 3 4 5
/*
 *  Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
 *  JZ4740 platform IRQ support
 *
 *  This program is free software; you can redistribute it and/or modify it
R
Ralf Baechle 已提交
6
 *  under  the terms of the GNU General	 Public License as published by the
7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *  Free Software Foundation;  either version 2 of the License, or (at your
 *  option) any later version.
 *
 *  You should have received a copy of the GNU General Public License along
 *  with this program; if not, write to the Free Software Foundation, Inc.,
 *  675 Mass Ave, Cambridge, MA 02139, USA.
 *
 */

#include <linux/errno.h>
#include <linux/init.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
21
#include <linux/irqchip/ingenic.h>
22
#include <linux/of_address.h>
23
#include <linux/of_irq.h>
24 25 26 27 28
#include <linux/timex.h>
#include <linux/slab.h>
#include <linux/delay.h>

#include <asm/io.h>
29 30
#include <asm/mach-jz4740/irq.h>

31
#include "irqchip.h"
32

33 34
struct ingenic_intc_data {
	void __iomem *base;
35
	unsigned num_chips;
36
};
37 38 39 40 41 42

#define JZ_REG_INTC_STATUS	0x00
#define JZ_REG_INTC_MASK	0x04
#define JZ_REG_INTC_SET_MASK	0x08
#define JZ_REG_INTC_CLEAR_MASK	0x0c
#define JZ_REG_INTC_PENDING	0x10
43
#define CHIP_SIZE		0x20
44

45
static irqreturn_t intc_cascade(int irq, void *data)
46
{
47
	struct ingenic_intc_data *intc = irq_get_handler_data(irq);
48
	uint32_t irq_reg;
49
	unsigned i;
50

51 52 53 54 55
	for (i = 0; i < intc->num_chips; i++) {
		irq_reg = readl(intc->base + (i * CHIP_SIZE) +
				JZ_REG_INTC_PENDING);
		if (!irq_reg)
			continue;
56

57 58
		generic_handle_irq(__fls(irq_reg) + (i * 32) + JZ4740_IRQ_BASE);
	}
59 60

	return IRQ_HANDLED;
61 62
}

63
static void intc_irq_set_mask(struct irq_chip_generic *gc, uint32_t mask)
64
{
65
	struct irq_chip_regs *regs = &gc->chip_types->regs;
66

67 68
	writel(mask, gc->reg_base + regs->enable);
	writel(~mask, gc->reg_base + regs->disable);
69 70
}

71
void ingenic_intc_irq_suspend(struct irq_data *data)
72
{
73
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
74
	intc_irq_set_mask(gc, gc->wake_active);
75
}
76

77
void ingenic_intc_irq_resume(struct irq_data *data)
78 79
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
80
	intc_irq_set_mask(gc, gc->mask_cache);
81 82
}

83 84 85
static struct irqaction intc_cascade_action = {
	.handler = intc_cascade,
	.name = "SoC intc cascade interrupt",
86 87
};

88 89
static int __init ingenic_intc_of_init(struct device_node *node,
				       unsigned num_chips)
90
{
91
	struct ingenic_intc_data *intc;
92 93
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;
94
	struct irq_domain *domain;
95
	int parent_irq, err = 0;
96
	unsigned i;
97 98 99 100 101 102

	intc = kzalloc(sizeof(*intc), GFP_KERNEL);
	if (!intc) {
		err = -ENOMEM;
		goto out_err;
	}
103 104

	parent_irq = irq_of_parse_and_map(node, 0);
105 106 107 108
	if (!parent_irq) {
		err = -EINVAL;
		goto out_free;
	}
109

110 111 112 113
	err = irq_set_handler_data(parent_irq, intc);
	if (err)
		goto out_unmap_irq;

114
	intc->num_chips = num_chips;
115 116 117 118 119
	intc->base = of_iomap(node, 0);
	if (!intc->base) {
		err = -ENODEV;
		goto out_unmap_irq;
	}
120

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
	for (i = 0; i < num_chips; i++) {
		/* Mask all irqs */
		writel(0xffffffff, intc->base + (i * CHIP_SIZE) +
		       JZ_REG_INTC_SET_MASK);

		gc = irq_alloc_generic_chip("INTC", 1,
					    JZ4740_IRQ_BASE + (i * 32),
					    intc->base + (i * CHIP_SIZE),
					    handle_level_irq);

		gc->wake_enabled = IRQ_MSK(32);

		ct = gc->chip_types;
		ct->regs.enable = JZ_REG_INTC_CLEAR_MASK;
		ct->regs.disable = JZ_REG_INTC_SET_MASK;
		ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
		ct->chip.irq_mask = irq_gc_mask_disable_reg;
		ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
		ct->chip.irq_set_wake = irq_gc_set_wake;
140 141
		ct->chip.irq_suspend = ingenic_intc_irq_suspend;
		ct->chip.irq_resume = ingenic_intc_irq_resume;
142 143 144 145

		irq_setup_generic_chip(gc, IRQ_MSK(32), 0, 0,
				       IRQ_NOPROBE | IRQ_LEVEL);
	}
146

147 148 149 150 151
	domain = irq_domain_add_legacy(node, num_chips * 32, JZ4740_IRQ_BASE, 0,
				       &irq_domain_simple_ops, NULL);
	if (!domain)
		pr_warn("unable to register IRQ domain\n");

152
	setup_irq(parent_irq, &intc_cascade_action);
153
	return 0;
154 155 156 157 158 159 160

out_unmap_irq:
	irq_dispose_mapping(parent_irq);
out_free:
	kfree(intc);
out_err:
	return err;
161
}
162 163 164 165 166 167 168

static int __init intc_1chip_of_init(struct device_node *node,
				     struct device_node *parent)
{
	return ingenic_intc_of_init(node, 1);
}
IRQCHIP_DECLARE(jz4740_intc, "ingenic,jz4740-intc", intc_1chip_of_init);
169 170 171 172 173 174 175 176 177

static int __init intc_2chip_of_init(struct device_node *node,
	struct device_node *parent)
{
	return ingenic_intc_of_init(node, 2);
}
IRQCHIP_DECLARE(jz4770_intc, "ingenic,jz4770-intc", intc_2chip_of_init);
IRQCHIP_DECLARE(jz4775_intc, "ingenic,jz4775-intc", intc_2chip_of_init);
IRQCHIP_DECLARE(jz4780_intc, "ingenic,jz4780-intc", intc_2chip_of_init);