omap3.dtsi 18.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for OMAP3 SoC
 *
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

11
#include <dt-bindings/gpio/gpio.h>
12
#include <dt-bindings/interrupt-controller/irq.h>
13
#include <dt-bindings/pinctrl/omap.h>
14

15
#include "skeleton.dtsi"
16 17 18

/ {
	compatible = "ti,omap3430", "ti,omap3";
19
	interrupt-parent = <&intc>;
20

21
	aliases {
N
Nishanth Menon 已提交
22 23 24
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
25 26 27 28 29
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a8";
36 37
			device_type = "cpu";
			reg = <0x0>;
38 39 40 41 42

			clocks = <&dpll1_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */
43 44 45
		};
	};

J
Jon Hunter 已提交
46 47
	pmu {
		compatible = "arm,cortex-a8-pmu";
48
		reg = <0x54000000 0x800000>;
J
Jon Hunter 已提交
49 50 51 52
		interrupts = <3>;
		ti,hwmods = "debugss";
	};

53
	/*
54
	 * The soc node represents the soc top level view. It is used for IPs
55 56 57 58
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
59 60 61 62 63
		mpu {
			compatible = "ti,omap3-mpu";
			ti,hwmods = "mpu";
		};

64
		iva: iva {
65 66 67 68 69 70 71
			compatible = "ti,iva2.2";
			ti,hwmods = "iva";

			dsp {
				compatible = "ti,omap3-c64";
			};
		};
72 73 74 75 76
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
77
	 * Since it will not bring real advantage to represent that in DT for
78 79 80 81
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
82
		compatible = "ti,omap3-l3-smx", "simple-bus";
83 84
		reg = <0x68000000 0x10000>;
		interrupts = <9 10>;
85 86 87 88 89
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main";

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
		l4_core: l4@48000000 {
			compatible = "ti,omap3-l4-core", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges = <0 0x48000000 0x1000000>;

			scm: scm@2000 {
				compatible = "ti,omap3-scm", "simple-bus";
				reg = <0x2000 0x2000>;
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x2000 0x2000>;

				omap3_pmx_core: pinmux@30 {
					compatible = "ti,omap3-padconf",
						     "pinctrl-single";
					reg = <0x30 0x238>;
					#address-cells = <1>;
					#size-cells = <0>;
					#interrupt-cells = <1>;
					interrupt-controller;
					pinctrl-single,register-width = <16>;
					pinctrl-single,function-mask = <0xff1f>;
				};

				scm_conf: scm_conf@270 {
					compatible = "syscon";
					reg = <0x270 0x330>;
					#address-cells = <1>;
					#size-cells = <1>;

					scm_clocks: clocks {
						#address-cells = <1>;
						#size-cells = <0>;
					};
				};

				scm_clockdomains: clockdomains {
				};

				omap3_pmx_wkup: pinmux@a00 {
					compatible = "ti,omap3-padconf",
						     "pinctrl-single";
					reg = <0xa00 0x5c>;
					#address-cells = <1>;
					#size-cells = <0>;
					#interrupt-cells = <1>;
					interrupt-controller;
					pinctrl-single,register-width = <16>;
					pinctrl-single,function-mask = <0xff1f>;
				};
			};
		};

144 145 146 147 148
		aes: aes@480c5000 {
			compatible = "ti,omap3-aes";
			ti,hwmods = "aes";
			reg = <0x480c5000 0x50>;
			interrupts = <0>;
149 150
			dmas = <&sdma 65 &sdma 66>;
			dma-names = "tx", "rx";
151 152
		};

T
Tero Kristo 已提交
153 154 155
		prm: prm@48306000 {
			compatible = "ti,omap3-prm";
			reg = <0x48306000 0x4000>;
156
			interrupts = <11>;
T
Tero Kristo 已提交
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm: cm@48004000 {
			compatible = "ti,omap3-cm";
			reg = <0x48004000 0x4000>;

			cm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
180 181 182 183 184 185
		counter32k: counter@48320000 {
			compatible = "ti,omap-counter32k";
			reg = <0x48320000 0x20>;
			ti,hwmods = "counter_32k";
		};

186
		intc: interrupt-controller@48200000 {
187
			compatible = "ti,omap3-intc";
188 189
			interrupt-controller;
			#interrupt-cells = <1>;
190
			reg = <0x48200000 0x1000>;
191
		};
192

193 194 195 196 197 198 199 200
		sdma: dma-controller@48056000 {
			compatible = "ti,omap3630-sdma", "ti,omap3430-sdma";
			reg = <0x48056000 0x1000>;
			interrupts = <12>,
				     <13>,
				     <14>,
				     <15>;
			#dma-cells = <1>;
201 202
			dma-channels = <32>;
			dma-requests = <96>;
203 204
		};

B
Balaji T K 已提交
205 206 207
		pbias_regulator: pbias_regulator {
			compatible = "ti,pbias-omap";
			reg = <0x2b0 0x4>;
208
			syscon = <&scm_conf>;
B
Balaji T K 已提交
209 210 211 212 213 214 215
			pbias_mmc_reg: pbias_mmc_omap2430 {
				regulator-name = "pbias_mmc_omap2430";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <3000000>;
			};
		};

B
Benoit Cousson 已提交
216 217
		gpio1: gpio@48310000 {
			compatible = "ti,omap3-gpio";
218 219
			reg = <0x48310000 0x200>;
			interrupts = <29>;
B
Benoit Cousson 已提交
220
			ti,hwmods = "gpio1";
221
			ti,gpio-always-on;
B
Benoit Cousson 已提交
222 223 224
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
225
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
226 227 228 229
		};

		gpio2: gpio@49050000 {
			compatible = "ti,omap3-gpio";
230 231
			reg = <0x49050000 0x200>;
			interrupts = <30>;
B
Benoit Cousson 已提交
232 233 234 235
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
236
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
237 238 239 240
		};

		gpio3: gpio@49052000 {
			compatible = "ti,omap3-gpio";
241 242
			reg = <0x49052000 0x200>;
			interrupts = <31>;
B
Benoit Cousson 已提交
243 244 245 246
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
247
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
248 249 250 251
		};

		gpio4: gpio@49054000 {
			compatible = "ti,omap3-gpio";
252 253
			reg = <0x49054000 0x200>;
			interrupts = <32>;
B
Benoit Cousson 已提交
254 255 256 257
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
258
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
259 260 261 262
		};

		gpio5: gpio@49056000 {
			compatible = "ti,omap3-gpio";
263 264
			reg = <0x49056000 0x200>;
			interrupts = <33>;
B
Benoit Cousson 已提交
265 266 267 268
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
269
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
270 271 272 273
		};

		gpio6: gpio@49058000 {
			compatible = "ti,omap3-gpio";
274 275
			reg = <0x49058000 0x200>;
			interrupts = <34>;
B
Benoit Cousson 已提交
276 277 278 279
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
280
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
281 282
		};

283
		uart1: serial@4806a000 {
284
			compatible = "ti,omap3-uart";
285
			reg = <0x4806a000 0x2000>;
286
			interrupts-extended = <&intc 72>;
287 288
			dmas = <&sdma 49 &sdma 50>;
			dma-names = "tx", "rx";
289 290 291 292
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

293
		uart2: serial@4806c000 {
294
			compatible = "ti,omap3-uart";
295
			reg = <0x4806c000 0x400>;
296
			interrupts-extended = <&intc 73>;
297 298
			dmas = <&sdma 51 &sdma 52>;
			dma-names = "tx", "rx";
299 300 301 302
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

303
		uart3: serial@49020000 {
304
			compatible = "ti,omap3-uart";
305
			reg = <0x49020000 0x400>;
306
			interrupts-extended = <&intc 74>;
307 308
			dmas = <&sdma 53 &sdma 54>;
			dma-names = "tx", "rx";
309 310 311 312
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

313 314
		i2c1: i2c@48070000 {
			compatible = "ti,omap3-i2c";
315 316 317 318
			reg = <0x48070000 0x80>;
			interrupts = <56>;
			dmas = <&sdma 27 &sdma 28>;
			dma-names = "tx", "rx";
319 320 321 322 323 324 325
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap3-i2c";
326 327 328 329
			reg = <0x48072000 0x80>;
			interrupts = <57>;
			dmas = <&sdma 29 &sdma 30>;
			dma-names = "tx", "rx";
330 331 332 333 334 335 336
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap3-i2c";
337 338 339 340
			reg = <0x48060000 0x80>;
			interrupts = <61>;
			dmas = <&sdma 25 &sdma 26>;
			dma-names = "tx", "rx";
341 342 343 344
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};
345

346 347 348 349 350
		mailbox: mailbox@48094000 {
			compatible = "ti,omap3-mailbox";
			ti,hwmods = "mailbox";
			reg = <0x48094000 0x200>;
			interrupts = <26>;
351
			#mbox-cells = <1>;
352 353
			ti,mbox-num-users = <2>;
			ti,mbox-num-fifos = <2>;
354 355 356 357
			mbox_dsp: dsp {
				ti,mbox-tx = <0 0 0>;
				ti,mbox-rx = <1 0 0>;
			};
358 359
		};

360 361
		mcspi1: spi@48098000 {
			compatible = "ti,omap2-mcspi";
362 363
			reg = <0x48098000 0x100>;
			interrupts = <65>;
364 365 366 367
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
368 369 370 371 372 373 374 375 376 377
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
378 379 380 381
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap2-mcspi";
382 383
			reg = <0x4809a000 0x100>;
			interrupts = <66>;
384 385 386 387
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
388 389 390 391 392
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
393 394 395 396
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap2-mcspi";
397 398
			reg = <0x480b8000 0x100>;
			interrupts = <91>;
399 400 401 402
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
403 404 405 406 407
			dmas = <&sdma 15>,
			       <&sdma 16>,
			       <&sdma 23>,
			       <&sdma 24>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
408 409 410 411
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap2-mcspi";
412 413
			reg = <0x480ba000 0x100>;
			interrupts = <48>;
414 415 416 417
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
418 419
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
420
		};
421

422 423 424 425 426 427 428
		hdqw1w: 1w@480b2000 {
			compatible = "ti,omap3-1w";
			reg = <0x480b2000 0x1000>;
			interrupts = <58>;
			ti,hwmods = "hdq1w";
		};

429 430
		mmc1: mmc@4809c000 {
			compatible = "ti,omap3-hsmmc";
431 432
			reg = <0x4809c000 0x200>;
			interrupts = <83>;
433 434
			ti,hwmods = "mmc1";
			ti,dual-volt;
435 436
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
437
			pbias-supply = <&pbias_mmc_reg>;
438 439 440 441
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap3-hsmmc";
442 443
			reg = <0x480b4000 0x200>;
			interrupts = <86>;
444
			ti,hwmods = "mmc2";
445 446
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
447 448 449 450
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap3-hsmmc";
451 452
			reg = <0x480ad000 0x200>;
			interrupts = <94>;
453
			ti,hwmods = "mmc3";
454 455
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
456
		};
457

458
		mmu_isp: mmu@480bd400 {
459
			#iommu-cells = <0>;
460
			compatible = "ti,omap2-iommu";
461
			reg = <0x480bd400 0x80>;
462 463 464
			interrupts = <24>;
			ti,hwmods = "mmu_isp";
			ti,#tlb-entries = <8>;
465 466
		};

467
		mmu_iva: mmu@5d000000 {
468
			#iommu-cells = <0>;
469 470 471 472 473 474 475
			compatible = "ti,omap2-iommu";
			reg = <0x5d000000 0x80>;
			interrupts = <28>;
			ti,hwmods = "mmu_iva";
			status = "disabled";
		};

476 477
		wdt2: wdt@48314000 {
			compatible = "ti,omap3-wdt";
478
			reg = <0x48314000 0x80>;
479 480
			ti,hwmods = "wd_timer2";
		};
481 482 483 484 485 486 487 488 489 490 491

		mcbsp1: mcbsp@48074000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x48074000 0xff>;
			reg-names = "mpu";
			interrupts = <16>, /* OCP compliant interrupt */
				     <59>, /* TX interrupt */
				     <60>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
492 493 494
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
495
			status = "disabled";
496 497 498 499 500 501 502 503 504 505 506 507 508
		};

		mcbsp2: mcbsp@49022000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49022000 0xff>,
			      <0x49028000 0xff>;
			reg-names = "mpu", "sidetone";
			interrupts = <17>, /* OCP compliant interrupt */
				     <62>, /* TX interrupt */
				     <63>, /* RX interrupt */
				     <4>;  /* Sidetone */
			interrupt-names = "common", "tx", "rx", "sidetone";
			ti,buffer-size = <1280>;
509
			ti,hwmods = "mcbsp2", "mcbsp2_sidetone";
510 511 512
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
513
			status = "disabled";
514 515 516 517 518 519 520 521 522 523 524 525 526
		};

		mcbsp3: mcbsp@49024000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49024000 0xff>,
			      <0x4902a000 0xff>;
			reg-names = "mpu", "sidetone";
			interrupts = <22>, /* OCP compliant interrupt */
				     <89>, /* TX interrupt */
				     <90>, /* RX interrupt */
				     <5>;  /* Sidetone */
			interrupt-names = "common", "tx", "rx", "sidetone";
			ti,buffer-size = <128>;
527
			ti,hwmods = "mcbsp3", "mcbsp3_sidetone";
528 529 530
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
531
			status = "disabled";
532 533 534 535 536 537 538 539 540 541 542 543
		};

		mcbsp4: mcbsp@49026000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49026000 0xff>;
			reg-names = "mpu";
			interrupts = <23>, /* OCP compliant interrupt */
				     <54>, /* TX interrupt */
				     <55>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
544 545 546
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
547
			status = "disabled";
548 549 550 551 552 553 554 555 556 557 558 559
		};

		mcbsp5: mcbsp@48096000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x48096000 0xff>;
			reg-names = "mpu";
			interrupts = <27>, /* OCP compliant interrupt */
				     <81>, /* TX interrupt */
				     <82>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp5";
560 561 562
			dmas = <&sdma 21>,
			       <&sdma 22>;
			dma-names = "tx", "rx";
563
			status = "disabled";
564
		};
J
Jon Hunter 已提交
565

566 567 568 569 570
		sham: sham@480c3000 {
			compatible = "ti,omap3-sham";
			ti,hwmods = "sham";
			reg = <0x480c3000 0x64>;
			interrupts = <49>;
571 572
			dmas = <&sdma 69>;
			dma-names = "rx";
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
		};

		smartreflex_core: smartreflex@480cb000 {
			compatible = "ti,omap3-smartreflex-core";
			ti,hwmods = "smartreflex_core";
			reg = <0x480cb000 0x400>;
			interrupts = <19>;
		};

		smartreflex_mpu_iva: smartreflex@480c9000 {
			compatible = "ti,omap3-smartreflex-iva";
			ti,hwmods = "smartreflex_mpu_iva";
			reg = <0x480c9000 0x400>;
			interrupts = <18>;
		};

J
Jon Hunter 已提交
589
		timer1: timer@48318000 {
590
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
591 592 593 594 595 596 597
			reg = <0x48318000 0x400>;
			interrupts = <37>;
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@49032000 {
598
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
599 600 601 602 603 604
			reg = <0x49032000 0x400>;
			interrupts = <38>;
			ti,hwmods = "timer2";
		};

		timer3: timer@49034000 {
605
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
606 607 608 609 610 611
			reg = <0x49034000 0x400>;
			interrupts = <39>;
			ti,hwmods = "timer3";
		};

		timer4: timer@49036000 {
612
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
613 614 615 616 617 618
			reg = <0x49036000 0x400>;
			interrupts = <40>;
			ti,hwmods = "timer4";
		};

		timer5: timer@49038000 {
619
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
620 621 622 623 624 625 626
			reg = <0x49038000 0x400>;
			interrupts = <41>;
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

		timer6: timer@4903a000 {
627
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
628 629 630 631 632 633 634
			reg = <0x4903a000 0x400>;
			interrupts = <42>;
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

		timer7: timer@4903c000 {
635
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
636 637 638 639 640 641 642
			reg = <0x4903c000 0x400>;
			interrupts = <43>;
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4903e000 {
643
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
644 645 646 647 648 649 650 651
			reg = <0x4903e000 0x400>;
			interrupts = <44>;
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@49040000 {
652
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
653 654 655 656 657 658 659
			reg = <0x49040000 0x400>;
			interrupts = <45>;
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
660
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
661 662 663 664 665 666 667
			reg = <0x48086000 0x400>;
			interrupts = <46>;
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
668
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
669 670 671 672 673 674 675
			reg = <0x48088000 0x400>;
			interrupts = <47>;
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};

		timer12: timer@48304000 {
676
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
677 678 679 680 681 682
			reg = <0x48304000 0x400>;
			interrupts = <95>;
			ti,hwmods = "timer12";
			ti,timer-alwon;
			ti,timer-secure;
		};
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699

		usbhstll: usbhstll@48062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x48062000 0x1000>;
			interrupts = <78>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@48064000 {
			compatible = "ti,usbhs-host";
			reg = <0x48064000 0x400>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@48064400 {
700
				compatible = "ti,ohci-omap3";
701 702 703 704 705 706
				reg = <0x48064400 0x400>;
				interrupt-parent = <&intc>;
				interrupts = <76>;
			};

			usbhsehci: ehci@48064800 {
707
				compatible = "ti,ehci-omap";
708 709 710 711 712 713
				reg = <0x48064800 0x400>;
				interrupt-parent = <&intc>;
				interrupts = <77>;
			};
		};

714 715 716
		gpmc: gpmc@6e000000 {
			compatible = "ti,omap3430-gpmc";
			ti,hwmods = "gpmc";
717
			reg = <0x6e000000 0x02d0>;
718 719 720 721 722 723
			interrupts = <20>;
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			#address-cells = <2>;
			#size-cells = <1>;
		};
724 725 726 727

		usb_otg_hs: usb_otg_hs@480ab000 {
			compatible = "ti,omap3-musb";
			reg = <0x480ab000 0x1000>;
728
			interrupts = <92>, <93>;
729 730 731 732 733 734
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
		};
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786

		dss: dss@48050000 {
			compatible = "ti,omap3-dss";
			reg = <0x48050000 0x200>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss1_alwon_fck>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@48050400 {
				compatible = "ti,omap3-dispc";
				reg = <0x48050400 0x400>;
				interrupts = <25>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss1_alwon_fck>;
				clock-names = "fck";
			};

			dsi: encoder@4804fc00 {
				compatible = "ti,omap3-dsi";
				reg = <0x4804fc00 0x200>,
				      <0x4804fe00 0x40>,
				      <0x4804ff00 0x20>;
				reg-names = "proto", "phy", "pll";
				interrupts = <25>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss1_alwon_fck>, <&dss2_alwon_fck>;
				clock-names = "fck", "sys_clk";
			};

			rfbi: encoder@48050800 {
				compatible = "ti,omap3-rfbi";
				reg = <0x48050800 0x100>;
				status = "disabled";
				ti,hwmods = "dss_rfbi";
				clocks = <&dss1_alwon_fck>, <&dss_ick>;
				clock-names = "fck", "ick";
			};

			venc: encoder@48050c00 {
				compatible = "ti,omap3-venc";
				reg = <0x48050c00 0x100>;
				status = "disabled";
				ti,hwmods = "dss_venc";
				clocks = <&dss_tv_fck>;
				clock-names = "fck";
			};
		};
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831

		ssi: ssi-controller@48058000 {
			compatible = "ti,omap3-ssi";
			ti,hwmods = "ssi";

			status = "disabled";

			reg = <0x48058000 0x1000>,
			      <0x48059000 0x1000>;
			reg-names = "sys",
				    "gdd";

			interrupts = <71>;
			interrupt-names = "gdd_mpu";

			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			ssi_port1: ssi-port@4805a000 {
				compatible = "ti,omap3-ssi-port";

				reg = <0x4805a000 0x800>,
				      <0x4805a800 0x800>;
				reg-names = "tx",
					    "rx";

				interrupt-parent = <&intc>;
				interrupts = <67>,
					     <68>;
			};

			ssi_port2: ssi-port@4805b000 {
				compatible = "ti,omap3-ssi-port";

				reg = <0x4805b000 0x800>,
				      <0x4805b800 0x800>;
				reg-names = "tx",
					    "rx";

				interrupt-parent = <&intc>;
				interrupts = <69>,
					     <70>;
			};
		};
832 833
	};
};
T
Tero Kristo 已提交
834 835

/include/ "omap3xxx-clocks.dtsi"