spinlock.h 6.9 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (C) 2012 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_SPINLOCK_H
#define __ASM_SPINLOCK_H

19
#include <asm/lse.h>
C
Catalin Marinas 已提交
20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
#include <asm/spinlock_types.h>
#include <asm/processor.h>

/*
 * Spinlock implementation.
 *
 * The memory barriers are implicit with the load-acquire and store-release
 * instructions.
 */

#define arch_spin_unlock_wait(lock) \
	do { while (arch_spin_is_locked(lock)) cpu_relax(); } while (0)

#define arch_spin_lock_flags(lock, flags) arch_spin_lock(lock)

static inline void arch_spin_lock(arch_spinlock_t *lock)
{
	unsigned int tmp;
38
	arch_spinlock_t lockval, newval;
C
Catalin Marinas 已提交
39 40

	asm volatile(
41
	/* Atomically increment the next ticket. */
42 43
	ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
44 45 46 47
"	prfm	pstl1strm, %3\n"
"1:	ldaxr	%w0, %3\n"
"	add	%w1, %w0, %w5\n"
"	stxr	%w2, %w1, %3\n"
48 49 50 51 52 53 54 55 56
"	cbnz	%w2, 1b\n",
	/* LSE atomics */
"	mov	%w2, %w5\n"
"	ldadda	%w2, %w0, %3\n"
"	nop\n"
"	nop\n"
"	nop\n"
	)

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
	/* Did we get the lock? */
"	eor	%w1, %w0, %w0, ror #16\n"
"	cbz	%w1, 3f\n"
	/*
	 * No: spin on the owner. Send a local event to avoid missing an
	 * unlock before the exclusive load.
	 */
"	sevl\n"
"2:	wfe\n"
"	ldaxrh	%w2, %4\n"
"	eor	%w1, %w2, %w0, lsr #16\n"
"	cbnz	%w1, 2b\n"
	/* We got the lock. Critical section starts here. */
"3:"
	: "=&r" (lockval), "=&r" (newval), "=&r" (tmp), "+Q" (*lock)
	: "Q" (lock->owner), "I" (1 << TICKET_SHIFT)
	: "memory");
C
Catalin Marinas 已提交
74 75 76 77 78
}

static inline int arch_spin_trylock(arch_spinlock_t *lock)
{
	unsigned int tmp;
79
	arch_spinlock_t lockval;
C
Catalin Marinas 已提交
80

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
	"	prfm	pstl1strm, %2\n"
	"1:	ldaxr	%w0, %2\n"
	"	eor	%w1, %w0, %w0, ror #16\n"
	"	cbnz	%w1, 2f\n"
	"	add	%w0, %w0, %3\n"
	"	stxr	%w1, %w0, %2\n"
	"	cbnz	%w1, 1b\n"
	"2:",
	/* LSE atomics */
	"	ldr	%w0, %2\n"
	"	eor	%w1, %w0, %w0, ror #16\n"
	"	cbnz	%w1, 1f\n"
	"	add	%w1, %w0, %3\n"
	"	casa	%w0, %w1, %2\n"
	"	and	%w1, %w1, #0xffff\n"
	"	eor	%w1, %w1, %w0, lsr #16\n"
	"1:")
100 101 102
	: "=&r" (lockval), "=&r" (tmp), "+Q" (*lock)
	: "I" (1 << TICKET_SHIFT)
	: "memory");
C
Catalin Marinas 已提交
103 104 105 106 107 108

	return !tmp;
}

static inline void arch_spin_unlock(arch_spinlock_t *lock)
{
109 110 111 112 113 114 115 116 117 118 119 120 121
	unsigned long tmp;

	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
	"	ldr	%w1, %0\n"
	"	add	%w1, %w1, #1\n"
	"	stlrh	%w1, %0",
	/* LSE atomics */
	"	mov	%w1, #1\n"
	"	nop\n"
	"	staddlh	%w1, %0")
	: "=Q" (lock->owner), "=&r" (tmp)
	:
122 123 124
	: "memory");
}

125 126 127 128 129
static inline int arch_spin_value_unlocked(arch_spinlock_t lock)
{
	return lock.owner == lock.next;
}

130 131
static inline int arch_spin_is_locked(arch_spinlock_t *lock)
{
132
	return !arch_spin_value_unlocked(READ_ONCE(*lock));
133 134 135 136
}

static inline int arch_spin_is_contended(arch_spinlock_t *lock)
{
137
	arch_spinlock_t lockval = READ_ONCE(*lock);
138
	return (lockval.next - lockval.owner) > 1;
C
Catalin Marinas 已提交
139
}
140
#define arch_spin_is_contended	arch_spin_is_contended
C
Catalin Marinas 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155

/*
 * Write lock implementation.
 *
 * Write locks set bit 31. Unlocking, is done by writing 0 since the lock is
 * exclusively held.
 *
 * The memory barriers are implicit with the load-acquire and store-release
 * instructions.
 */

static inline void arch_write_lock(arch_rwlock_t *rw)
{
	unsigned int tmp;

156 157
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
C
Catalin Marinas 已提交
158 159
	"	sevl\n"
	"1:	wfe\n"
160
	"2:	ldaxr	%w0, %1\n"
C
Catalin Marinas 已提交
161
	"	cbnz	%w0, 1b\n"
162
	"	stxr	%w0, %w2, %1\n"
C
Catalin Marinas 已提交
163
	"	cbnz	%w0, 2b\n"
164 165 166 167 168 169 170 171 172 173
	"	nop",
	/* LSE atomics */
	"1:	mov	%w0, wzr\n"
	"2:	casa	%w0, %w2, %1\n"
	"	cbz	%w0, 3f\n"
	"	ldxr	%w0, %1\n"
	"	cbz	%w0, 2b\n"
	"	wfe\n"
	"	b	1b\n"
	"3:")
174 175
	: "=&r" (tmp), "+Q" (rw->lock)
	: "r" (0x80000000)
176
	: "memory");
C
Catalin Marinas 已提交
177 178 179 180 181 182
}

static inline int arch_write_trylock(arch_rwlock_t *rw)
{
	unsigned int tmp;

183 184
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
185 186
	"1:	ldaxr	%w0, %1\n"
	"	cbnz	%w0, 2f\n"
187
	"	stxr	%w0, %w2, %1\n"
188
	"	cbnz	%w0, 1b\n"
189 190 191 192 193 194
	"2:",
	/* LSE atomics */
	"	mov	%w0, wzr\n"
	"	casa	%w0, %w2, %1\n"
	"	nop\n"
	"	nop")
195 196
	: "=&r" (tmp), "+Q" (rw->lock)
	: "r" (0x80000000)
197
	: "memory");
C
Catalin Marinas 已提交
198 199 200 201 202 203

	return !tmp;
}

static inline void arch_write_unlock(arch_rwlock_t *rw)
{
204 205 206 207
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	"	stlr	wzr, %0",
	"	swpl	wzr, wzr, %0")
	: "=Q" (rw->lock) :: "memory");
C
Catalin Marinas 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
}

/* write_can_lock - would write_trylock() succeed? */
#define arch_write_can_lock(x)		((x)->lock == 0)

/*
 * Read lock implementation.
 *
 * It exclusively loads the lock value, increments it and stores the new value
 * back if positive and the CPU still exclusively owns the location. If the
 * value is negative, the lock is already held.
 *
 * During unlocking there may be multiple active read locks but no write lock.
 *
 * The memory barriers are implicit with the load-acquire and store-release
 * instructions.
224 225 226 227
 *
 * Note that in UNDEFINED cases, such as unlocking a lock twice, the LL/SC
 * and LSE implementations may exhibit different behaviour (although this
 * will have no effect on lockdep).
C
Catalin Marinas 已提交
228 229 230 231 232 233 234
 */
static inline void arch_read_lock(arch_rwlock_t *rw)
{
	unsigned int tmp, tmp2;

	asm volatile(
	"	sevl\n"
235 236
	ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
C
Catalin Marinas 已提交
237
	"1:	wfe\n"
238
	"2:	ldaxr	%w0, %2\n"
C
Catalin Marinas 已提交
239 240
	"	add	%w0, %w0, #1\n"
	"	tbnz	%w0, #31, 1b\n"
241
	"	stxr	%w1, %w0, %2\n"
242 243 244 245 246 247 248 249 250 251
	"	nop\n"
	"	cbnz	%w1, 2b",
	/* LSE atomics */
	"1:	wfe\n"
	"2:	ldxr	%w0, %2\n"
	"	adds	%w1, %w0, #1\n"
	"	tbnz	%w1, #31, 1b\n"
	"	casa	%w0, %w1, %2\n"
	"	sbc	%w0, %w1, %w0\n"
	"	cbnz	%w0, 2b")
252 253
	: "=&r" (tmp), "=&r" (tmp2), "+Q" (rw->lock)
	:
254
	: "cc", "memory");
C
Catalin Marinas 已提交
255 256 257 258 259 260
}

static inline void arch_read_unlock(arch_rwlock_t *rw)
{
	unsigned int tmp, tmp2;

261 262
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
263
	"1:	ldxr	%w0, %2\n"
C
Catalin Marinas 已提交
264
	"	sub	%w0, %w0, #1\n"
265
	"	stlxr	%w1, %w0, %2\n"
266 267 268 269 270 271
	"	cbnz	%w1, 1b",
	/* LSE atomics */
	"	movn	%w0, #0\n"
	"	nop\n"
	"	nop\n"
	"	staddl	%w0, %2")
272 273
	: "=&r" (tmp), "=&r" (tmp2), "+Q" (rw->lock)
	:
274
	: "memory");
C
Catalin Marinas 已提交
275 276 277 278
}

static inline int arch_read_trylock(arch_rwlock_t *rw)
{
279
	unsigned int tmp, tmp2;
C
Catalin Marinas 已提交
280

281 282 283
	asm volatile(ARM64_LSE_ATOMIC_INSN(
	/* LL/SC */
	"	mov	%w1, #1\n"
284
	"1:	ldaxr	%w0, %2\n"
C
Catalin Marinas 已提交
285
	"	add	%w0, %w0, #1\n"
286
	"	tbnz	%w0, #31, 2f\n"
287
	"	stxr	%w1, %w0, %2\n"
288
	"	cbnz	%w1, 1b\n"
289 290 291 292 293 294 295 296 297 298
	"2:",
	/* LSE atomics */
	"	ldr	%w0, %2\n"
	"	adds	%w1, %w0, #1\n"
	"	tbnz	%w1, #31, 1f\n"
	"	casa	%w0, %w1, %2\n"
	"	sbc	%w1, %w1, %w0\n"
	"	nop\n"
	"1:")
	: "=&r" (tmp), "=&r" (tmp2), "+Q" (rw->lock)
299
	:
300
	: "cc", "memory");
C
Catalin Marinas 已提交
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315

	return !tmp2;
}

/* read_can_lock - would read_trylock() succeed? */
#define arch_read_can_lock(x)		((x)->lock < 0x80000000)

#define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
#define arch_write_lock_flags(lock, flags) arch_write_lock(lock)

#define arch_spin_relax(lock)	cpu_relax()
#define arch_read_relax(lock)	cpu_relax()
#define arch_write_relax(lock)	cpu_relax()

#endif /* __ASM_SPINLOCK_H */