mac.c 30.0 KB
Newer Older
S
Sujith 已提交
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
S
Sujith 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

17
#include "hw.h"
S
Sujith 已提交
18

19 20 21 22 23 24 25 26 27 28 29
static void ar9002_hw_rx_enable(struct ath_hw *ah)
{
	REG_WRITE(ah, AR_CR, AR_CR_RXE);
}

void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
{
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	ops->rx_enable = ar9002_hw_rx_enable;
}
30
static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
S
Sujith 已提交
31 32
					struct ath9k_tx_queue_info *qi)
{
33 34 35 36 37
	ath_print(ath9k_hw_common(ah), ATH_DBG_INTERRUPT,
		  "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
		  ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
		  ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
		  ah->txurn_interrupt_mask);
S
Sujith 已提交
38 39

	REG_WRITE(ah, AR_IMR_S0,
40 41
		  SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
		  | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
S
Sujith 已提交
42
	REG_WRITE(ah, AR_IMR_S1,
43 44
		  SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
		  | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
45 46 47 48

	ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
	ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
S
Sujith 已提交
49 50
}

51
u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
S
Sujith 已提交
52 53 54
{
	return REG_READ(ah, AR_QTXDP(q));
}
55
EXPORT_SYMBOL(ath9k_hw_gettxbuf);
S
Sujith 已提交
56

S
Sujith 已提交
57
void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
S
Sujith 已提交
58 59 60
{
	REG_WRITE(ah, AR_QTXDP(q), txdp);
}
61
EXPORT_SYMBOL(ath9k_hw_puttxbuf);
S
Sujith 已提交
62

S
Sujith 已提交
63
void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
S
Sujith 已提交
64
{
65 66
	ath_print(ath9k_hw_common(ah), ATH_DBG_QUEUE,
		  "Enable TXE on queue: %u\n", q);
S
Sujith 已提交
67 68
	REG_WRITE(ah, AR_Q_TXE, 1 << q);
}
69
EXPORT_SYMBOL(ath9k_hw_txstart);
S
Sujith 已提交
70

71
u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
S
Sujith 已提交
72 73 74 75 76 77 78 79 80 81 82 83
{
	u32 npend;

	npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
	if (npend == 0) {

		if (REG_READ(ah, AR_Q_TXE) & (1 << q))
			npend = 1;
	}

	return npend;
}
84
EXPORT_SYMBOL(ath9k_hw_numtxpending);
S
Sujith 已提交
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
/**
 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
 *
 * @ah: atheros hardware struct
 * @bIncTrigLevel: whether or not the frame trigger level should be updated
 *
 * The frame trigger level specifies the minimum number of bytes,
 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
 * before the PCU will initiate sending the frame on the air. This can
 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
 * first)
 *
 * Caution must be taken to ensure to set the frame trigger level based
 * on the DMA request size. For example if the DMA request size is set to
 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
 * there need to be enough space in the tx FIFO for the requested transfer
 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
 * the threshold to a value beyond 6, then the transmit will hang.
 *
 * Current dual   stream devices have a PCU TX FIFO size of 8 KB.
 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
 * there is a hardware issue which forces us to use 2 KB instead so the
 * frame trigger level must not exceed 2 KB for these chipsets.
 */
111
bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
S
Sujith 已提交
112 113 114 115
{
	u32 txcfg, curLevel, newLevel;
	enum ath9k_int omask;

116
	if (ah->tx_trig_level >= ah->config.max_txtrig_level)
S
Sujith 已提交
117 118
		return false;

119
	omask = ath9k_hw_set_interrupts(ah, ah->imask & ~ATH9K_INT_GLOBAL);
S
Sujith 已提交
120 121 122 123 124

	txcfg = REG_READ(ah, AR_TXCFG);
	curLevel = MS(txcfg, AR_FTRIG);
	newLevel = curLevel;
	if (bIncTrigLevel) {
125
		if (curLevel < ah->config.max_txtrig_level)
S
Sujith 已提交
126 127 128 129 130 131 132 133 134
			newLevel++;
	} else if (curLevel > MIN_TX_FIFO_THRESHOLD)
		newLevel--;
	if (newLevel != curLevel)
		REG_WRITE(ah, AR_TXCFG,
			  (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));

	ath9k_hw_set_interrupts(ah, omask);

135
	ah->tx_trig_level = newLevel;
S
Sujith 已提交
136 137 138

	return newLevel != curLevel;
}
139
EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
S
Sujith 已提交
140

141
bool ath9k_hw_stoptxdma(struct ath_hw *ah, u32 q)
S
Sujith 已提交
142
{
S
Sujith 已提交
143 144
#define ATH9K_TX_STOP_DMA_TIMEOUT	4000    /* usec */
#define ATH9K_TIME_QUANTUM		100     /* usec */
145
	struct ath_common *common = ath9k_hw_common(ah);
146
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
147
	struct ath9k_tx_queue_info *qi;
S
Sujith 已提交
148
	u32 tsfLow, j, wait;
S
Sujith 已提交
149 150 151
	u32 wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;

	if (q >= pCap->total_queues) {
152 153
		ath_print(common, ATH_DBG_QUEUE, "Stopping TX DMA, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
154 155 156
		return false;
	}

157
	qi = &ah->txq[q];
S
Sujith 已提交
158
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
159 160
		ath_print(common, ATH_DBG_QUEUE, "Stopping TX DMA, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
161 162
		return false;
	}
S
Sujith 已提交
163 164 165

	REG_WRITE(ah, AR_Q_TXD, 1 << q);

S
Sujith 已提交
166
	for (wait = wait_time; wait != 0; wait--) {
S
Sujith 已提交
167 168
		if (ath9k_hw_numtxpending(ah, q) == 0)
			break;
S
Sujith 已提交
169
		udelay(ATH9K_TIME_QUANTUM);
S
Sujith 已提交
170 171 172
	}

	if (ath9k_hw_numtxpending(ah, q)) {
173 174 175
		ath_print(common, ATH_DBG_QUEUE,
			  "%s: Num of pending TX Frames %d on Q %d\n",
			  __func__, ath9k_hw_numtxpending(ah, q), q);
S
Sujith 已提交
176 177 178 179 180 181 182 183 184 185 186 187 188

		for (j = 0; j < 2; j++) {
			tsfLow = REG_READ(ah, AR_TSF_L32);
			REG_WRITE(ah, AR_QUIET2,
				  SM(10, AR_QUIET2_QUIET_DUR));
			REG_WRITE(ah, AR_QUIET_PERIOD, 100);
			REG_WRITE(ah, AR_NEXT_QUIET_TIMER, tsfLow >> 10);
			REG_SET_BIT(ah, AR_TIMER_MODE,
				       AR_QUIET_TIMER_EN);

			if ((REG_READ(ah, AR_TSF_L32) >> 10) == (tsfLow >> 10))
				break;

189 190 191
			ath_print(common, ATH_DBG_QUEUE,
				  "TSF has moved while trying to set "
				  "quiet time TSF: 0x%08x\n", tsfLow);
S
Sujith 已提交
192 193 194 195 196 197 198
		}

		REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);

		udelay(200);
		REG_CLR_BIT(ah, AR_TIMER_MODE, AR_QUIET_TIMER_EN);

S
Sujith 已提交
199
		wait = wait_time;
S
Sujith 已提交
200 201
		while (ath9k_hw_numtxpending(ah, q)) {
			if ((--wait) == 0) {
S
Sujith 已提交
202
				ath_print(common, ATH_DBG_FATAL,
203 204
					  "Failed to stop TX DMA in 100 "
					  "msec after killing last frame\n");
S
Sujith 已提交
205 206
				break;
			}
S
Sujith 已提交
207
			udelay(ATH9K_TIME_QUANTUM);
S
Sujith 已提交
208 209 210 211 212 213 214
		}

		REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
	}

	REG_WRITE(ah, AR_Q_TXD, 0);
	return wait != 0;
S
Sujith 已提交
215 216 217

#undef ATH9K_TX_STOP_DMA_TIMEOUT
#undef ATH9K_TIME_QUANTUM
S
Sujith 已提交
218
}
219
EXPORT_SYMBOL(ath9k_hw_stoptxdma);
S
Sujith 已提交
220

S
Sujith 已提交
221
void ath9k_hw_filltxdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
222
			 u32 segLen, bool firstSeg,
223 224
			 bool lastSeg, const struct ath_desc *ds0,
			 dma_addr_t buf_addr)
S
Sujith 已提交
225 226 227
{
	struct ar5416_desc *ads = AR5416DESC(ds);

228 229
	ads->ds_data = buf_addr;

S
Sujith 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	if (firstSeg) {
		ads->ds_ctl1 |= segLen | (lastSeg ? 0 : AR_TxMore);
	} else if (lastSeg) {
		ads->ds_ctl0 = 0;
		ads->ds_ctl1 = segLen;
		ads->ds_ctl2 = AR5416DESC_CONST(ds0)->ds_ctl2;
		ads->ds_ctl3 = AR5416DESC_CONST(ds0)->ds_ctl3;
	} else {
		ads->ds_ctl0 = 0;
		ads->ds_ctl1 = segLen | AR_TxMore;
		ads->ds_ctl2 = 0;
		ads->ds_ctl3 = 0;
	}
	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
}
249
EXPORT_SYMBOL(ath9k_hw_filltxdesc);
S
Sujith 已提交
250

251
void ath9k_hw_cleartxdesc(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
252 253 254 255 256 257 258 259 260
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
}
261
EXPORT_SYMBOL(ath9k_hw_cleartxdesc);
S
Sujith 已提交
262

263 264
int ath9k_hw_txprocdesc(struct ath_hw *ah, struct ath_desc *ds,
			struct ath_tx_status *ts)
S
Sujith 已提交
265 266 267 268 269 270
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	if ((ads->ds_txstatus9 & AR_TxDone) == 0)
		return -EINPROGRESS;

271 272 273 274
	ts->ts_seqnum = MS(ads->ds_txstatus9, AR_SeqNum);
	ts->ts_tstamp = ads->AR_SendTimestamp;
	ts->ts_status = 0;
	ts->ts_flags = 0;
S
Sujith 已提交
275

276
	if (ads->ds_txstatus1 & AR_FrmXmitOK)
277
		ts->ts_status |= ATH9K_TX_ACKED;
S
Sujith 已提交
278
	if (ads->ds_txstatus1 & AR_ExcessiveRetries)
279
		ts->ts_status |= ATH9K_TXERR_XRETRY;
S
Sujith 已提交
280
	if (ads->ds_txstatus1 & AR_Filtered)
281
		ts->ts_status |= ATH9K_TXERR_FILT;
282
	if (ads->ds_txstatus1 & AR_FIFOUnderrun) {
283
		ts->ts_status |= ATH9K_TXERR_FIFO;
284 285
		ath9k_hw_updatetxtriglevel(ah, true);
	}
S
Sujith 已提交
286
	if (ads->ds_txstatus9 & AR_TxOpExceeded)
287
		ts->ts_status |= ATH9K_TXERR_XTXOP;
S
Sujith 已提交
288
	if (ads->ds_txstatus1 & AR_TxTimerExpired)
289
		ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
S
Sujith 已提交
290 291

	if (ads->ds_txstatus1 & AR_DescCfgErr)
292
		ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
S
Sujith 已提交
293
	if (ads->ds_txstatus1 & AR_TxDataUnderrun) {
294
		ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
S
Sujith 已提交
295 296 297
		ath9k_hw_updatetxtriglevel(ah, true);
	}
	if (ads->ds_txstatus1 & AR_TxDelimUnderrun) {
298
		ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
S
Sujith 已提交
299 300 301
		ath9k_hw_updatetxtriglevel(ah, true);
	}
	if (ads->ds_txstatus0 & AR_TxBaStatus) {
302 303 304
		ts->ts_flags |= ATH9K_TX_BA;
		ts->ba_low = ads->AR_BaBitmapLow;
		ts->ba_high = ads->AR_BaBitmapHigh;
S
Sujith 已提交
305 306
	}

307 308
	ts->ts_rateindex = MS(ads->ds_txstatus9, AR_FinalTxIdx);
	switch (ts->ts_rateindex) {
S
Sujith 已提交
309
	case 0:
310
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate0);
S
Sujith 已提交
311 312
		break;
	case 1:
313
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate1);
S
Sujith 已提交
314 315
		break;
	case 2:
316
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate2);
S
Sujith 已提交
317 318
		break;
	case 3:
319
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate3);
S
Sujith 已提交
320 321 322
		break;
	}

323 324 325 326 327 328 329 330 331 332 333 334 335 336
	ts->ts_rssi = MS(ads->ds_txstatus5, AR_TxRSSICombined);
	ts->ts_rssi_ctl0 = MS(ads->ds_txstatus0, AR_TxRSSIAnt00);
	ts->ts_rssi_ctl1 = MS(ads->ds_txstatus0, AR_TxRSSIAnt01);
	ts->ts_rssi_ctl2 = MS(ads->ds_txstatus0, AR_TxRSSIAnt02);
	ts->ts_rssi_ext0 = MS(ads->ds_txstatus5, AR_TxRSSIAnt10);
	ts->ts_rssi_ext1 = MS(ads->ds_txstatus5, AR_TxRSSIAnt11);
	ts->ts_rssi_ext2 = MS(ads->ds_txstatus5, AR_TxRSSIAnt12);
	ts->evm0 = ads->AR_TxEVM0;
	ts->evm1 = ads->AR_TxEVM1;
	ts->evm2 = ads->AR_TxEVM2;
	ts->ts_shortretry = MS(ads->ds_txstatus1, AR_RTSFailCnt);
	ts->ts_longretry = MS(ads->ds_txstatus1, AR_DataFailCnt);
	ts->ts_virtcol = MS(ads->ds_txstatus1, AR_VirtRetryCnt);
	ts->ts_antenna = 0;
S
Sujith 已提交
337 338 339

	return 0;
}
340
EXPORT_SYMBOL(ath9k_hw_txprocdesc);
S
Sujith 已提交
341

342
void ath9k_hw_set11n_txdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
343 344 345 346 347
			    u32 pktLen, enum ath9k_pkt_type type, u32 txPower,
			    u32 keyIx, enum ath9k_key_type keyType, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

348
	txPower += ah->txpower_indexoffset;
S
Sujith 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	if (txPower > 63)
		txPower = 63;

	ads->ds_ctl0 = (pktLen & AR_FrameLen)
		| (flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
		| SM(txPower, AR_XmitPower)
		| (flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
		| (flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
		| (flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
		| (keyIx != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0);

	ads->ds_ctl1 =
		(keyIx != ATH9K_TXKEYIX_INVALID ? SM(keyIx, AR_DestIdx) : 0)
		| SM(type, AR_FrameType)
		| (flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
		| (flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
		| (flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);

	ads->ds_ctl6 = SM(keyType, AR_EncrType);

369
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) {
S
Sujith 已提交
370 371 372 373 374 375
		ads->ds_ctl8 = 0;
		ads->ds_ctl9 = 0;
		ads->ds_ctl10 = 0;
		ads->ds_ctl11 = 0;
	}
}
376
EXPORT_SYMBOL(ath9k_hw_set11n_txdesc);
S
Sujith 已提交
377

378
void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
				  struct ath_desc *lastds,
				  u32 durUpdateEn, u32 rtsctsRate,
				  u32 rtsctsDuration,
				  struct ath9k_11n_rate_series series[],
				  u32 nseries, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
	struct ar5416_desc *last_ads = AR5416DESC(lastds);
	u32 ds_ctl0;

	if (flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA)) {
		ds_ctl0 = ads->ds_ctl0;

		if (flags & ATH9K_TXDESC_RTSENA) {
			ds_ctl0 &= ~AR_CTSEnable;
			ds_ctl0 |= AR_RTSEnable;
		} else {
			ds_ctl0 &= ~AR_RTSEnable;
			ds_ctl0 |= AR_CTSEnable;
		}

		ads->ds_ctl0 = ds_ctl0;
	} else {
		ads->ds_ctl0 =
			(ads->ds_ctl0 & ~(AR_RTSEnable | AR_CTSEnable));
	}

	ads->ds_ctl2 = set11nTries(series, 0)
		| set11nTries(series, 1)
		| set11nTries(series, 2)
		| set11nTries(series, 3)
		| (durUpdateEn ? AR_DurUpdateEna : 0)
		| SM(0, AR_BurstDur);

	ads->ds_ctl3 = set11nRate(series, 0)
		| set11nRate(series, 1)
		| set11nRate(series, 2)
		| set11nRate(series, 3);

	ads->ds_ctl4 = set11nPktDurRTSCTS(series, 0)
		| set11nPktDurRTSCTS(series, 1);

	ads->ds_ctl5 = set11nPktDurRTSCTS(series, 2)
		| set11nPktDurRTSCTS(series, 3);

	ads->ds_ctl7 = set11nRateFlags(series, 0)
		| set11nRateFlags(series, 1)
		| set11nRateFlags(series, 2)
		| set11nRateFlags(series, 3)
		| SM(rtsctsRate, AR_RTSCTSRate);
	last_ads->ds_ctl2 = ads->ds_ctl2;
	last_ads->ds_ctl3 = ads->ds_ctl3;
}
432
EXPORT_SYMBOL(ath9k_hw_set11n_ratescenario);
S
Sujith 已提交
433

434
void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
435 436 437 438 439 440 441 442
				u32 aggrLen)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
	ads->ds_ctl6 &= ~AR_AggrLen;
	ads->ds_ctl6 |= SM(aggrLen, AR_AggrLen);
}
443
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_first);
S
Sujith 已提交
444

445
void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
446 447 448 449 450 451 452 453 454 455 456 457
				 u32 numDelims)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
	unsigned int ctl6;

	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);

	ctl6 = ads->ds_ctl6;
	ctl6 &= ~AR_PadDelim;
	ctl6 |= SM(numDelims, AR_PadDelim);
	ads->ds_ctl6 = ctl6;
}
458
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_middle);
S
Sujith 已提交
459

460
void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
461 462 463 464 465 466 467
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 |= AR_IsAggr;
	ads->ds_ctl1 &= ~AR_MoreAggr;
	ads->ds_ctl6 &= ~AR_PadDelim;
}
468
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_last);
S
Sujith 已提交
469

470
void ath9k_hw_clr11n_aggr(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
471 472 473 474 475
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 &= (~AR_IsAggr & ~AR_MoreAggr);
}
476
EXPORT_SYMBOL(ath9k_hw_clr11n_aggr);
S
Sujith 已提交
477

478
void ath9k_hw_set11n_burstduration(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
479 480 481 482 483 484 485
				   u32 burstDuration)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl2 &= ~AR_BurstDur;
	ads->ds_ctl2 |= SM(burstDuration, AR_BurstDur);
}
486
EXPORT_SYMBOL(ath9k_hw_set11n_burstduration);
S
Sujith 已提交
487

488
void ath9k_hw_set11n_virtualmorefrag(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
489 490 491 492 493 494 495 496 497 498
				     u32 vmf)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	if (vmf)
		ads->ds_ctl0 |= AR_VirtMoreFrag;
	else
		ads->ds_ctl0 &= ~AR_VirtMoreFrag;
}

499
void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
S
Sujith 已提交
500
{
501 502
	*txqs &= ah->intr_txqs;
	ah->intr_txqs &= ~(*txqs);
S
Sujith 已提交
503
}
504
EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
S
Sujith 已提交
505

506
bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
S
Sujith 已提交
507 508 509
			    const struct ath9k_tx_queue_info *qinfo)
{
	u32 cw;
510
	struct ath_common *common = ath9k_hw_common(ah);
511
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
512 513 514
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
515 516
		ath_print(common, ATH_DBG_QUEUE, "Set TXQ properties, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
517 518 519
		return false;
	}

520
	qi = &ah->txq[q];
S
Sujith 已提交
521
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
522 523
		ath_print(common, ATH_DBG_QUEUE, "Set TXQ properties, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
524 525 526
		return false;
	}

527
	ath_print(common, ATH_DBG_QUEUE, "Set queue properties for: %u\n", q);
S
Sujith 已提交
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575

	qi->tqi_ver = qinfo->tqi_ver;
	qi->tqi_subtype = qinfo->tqi_subtype;
	qi->tqi_qflags = qinfo->tqi_qflags;
	qi->tqi_priority = qinfo->tqi_priority;
	if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
		qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
	else
		qi->tqi_aifs = INIT_AIFS;
	if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
		cw = min(qinfo->tqi_cwmin, 1024U);
		qi->tqi_cwmin = 1;
		while (qi->tqi_cwmin < cw)
			qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
	} else
		qi->tqi_cwmin = qinfo->tqi_cwmin;
	if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
		cw = min(qinfo->tqi_cwmax, 1024U);
		qi->tqi_cwmax = 1;
		while (qi->tqi_cwmax < cw)
			qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
	} else
		qi->tqi_cwmax = INIT_CWMAX;

	if (qinfo->tqi_shretry != 0)
		qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
	else
		qi->tqi_shretry = INIT_SH_RETRY;
	if (qinfo->tqi_lgretry != 0)
		qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
	else
		qi->tqi_lgretry = INIT_LG_RETRY;
	qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
	qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
	qi->tqi_burstTime = qinfo->tqi_burstTime;
	qi->tqi_readyTime = qinfo->tqi_readyTime;

	switch (qinfo->tqi_subtype) {
	case ATH9K_WME_UPSD:
		if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
			qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
		break;
	default:
		break;
	}

	return true;
}
576
EXPORT_SYMBOL(ath9k_hw_set_txq_props);
S
Sujith 已提交
577

578
bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
S
Sujith 已提交
579 580
			    struct ath9k_tx_queue_info *qinfo)
{
581
	struct ath_common *common = ath9k_hw_common(ah);
582
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
583 584 585
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
586 587
		ath_print(common, ATH_DBG_QUEUE, "Get TXQ properties, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
588 589 590
		return false;
	}

591
	qi = &ah->txq[q];
S
Sujith 已提交
592
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
593 594
		ath_print(common, ATH_DBG_QUEUE, "Get TXQ properties, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
		return false;
	}

	qinfo->tqi_qflags = qi->tqi_qflags;
	qinfo->tqi_ver = qi->tqi_ver;
	qinfo->tqi_subtype = qi->tqi_subtype;
	qinfo->tqi_qflags = qi->tqi_qflags;
	qinfo->tqi_priority = qi->tqi_priority;
	qinfo->tqi_aifs = qi->tqi_aifs;
	qinfo->tqi_cwmin = qi->tqi_cwmin;
	qinfo->tqi_cwmax = qi->tqi_cwmax;
	qinfo->tqi_shretry = qi->tqi_shretry;
	qinfo->tqi_lgretry = qi->tqi_lgretry;
	qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
	qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
	qinfo->tqi_burstTime = qi->tqi_burstTime;
	qinfo->tqi_readyTime = qi->tqi_readyTime;

	return true;
}
615
EXPORT_SYMBOL(ath9k_hw_get_txq_props);
S
Sujith 已提交
616

617
int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
S
Sujith 已提交
618 619
			  const struct ath9k_tx_queue_info *qinfo)
{
620
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
621
	struct ath9k_tx_queue_info *qi;
622
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	int q;

	switch (type) {
	case ATH9K_TX_QUEUE_BEACON:
		q = pCap->total_queues - 1;
		break;
	case ATH9K_TX_QUEUE_CAB:
		q = pCap->total_queues - 2;
		break;
	case ATH9K_TX_QUEUE_PSPOLL:
		q = 1;
		break;
	case ATH9K_TX_QUEUE_UAPSD:
		q = pCap->total_queues - 3;
		break;
	case ATH9K_TX_QUEUE_DATA:
		for (q = 0; q < pCap->total_queues; q++)
640
			if (ah->txq[q].tqi_type ==
S
Sujith 已提交
641 642 643
			    ATH9K_TX_QUEUE_INACTIVE)
				break;
		if (q == pCap->total_queues) {
644 645
			ath_print(common, ATH_DBG_FATAL,
				  "No available TX queue\n");
S
Sujith 已提交
646 647 648 649
			return -1;
		}
		break;
	default:
650 651
		ath_print(common, ATH_DBG_FATAL,
			  "Invalid TX queue type: %u\n", type);
S
Sujith 已提交
652 653 654
		return -1;
	}

655
	ath_print(common, ATH_DBG_QUEUE, "Setup TX queue: %u\n", q);
S
Sujith 已提交
656

657
	qi = &ah->txq[q];
S
Sujith 已提交
658
	if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
659 660
		ath_print(common, ATH_DBG_FATAL,
			  "TX queue: %u already active\n", q);
S
Sujith 已提交
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
		return -1;
	}
	memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
	qi->tqi_type = type;
	if (qinfo == NULL) {
		qi->tqi_qflags =
			TXQ_FLAG_TXOKINT_ENABLE
			| TXQ_FLAG_TXERRINT_ENABLE
			| TXQ_FLAG_TXDESCINT_ENABLE | TXQ_FLAG_TXURNINT_ENABLE;
		qi->tqi_aifs = INIT_AIFS;
		qi->tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
		qi->tqi_cwmax = INIT_CWMAX;
		qi->tqi_shretry = INIT_SH_RETRY;
		qi->tqi_lgretry = INIT_LG_RETRY;
		qi->tqi_physCompBuf = 0;
	} else {
		qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
		(void) ath9k_hw_set_txq_props(ah, q, qinfo);
	}

	return q;
}
683
EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
S
Sujith 已提交
684

685
bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
S
Sujith 已提交
686
{
687
	struct ath9k_hw_capabilities *pCap = &ah->caps;
688
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
689 690 691
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
692 693
		ath_print(common, ATH_DBG_QUEUE, "Release TXQ, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
694 695
		return false;
	}
696
	qi = &ah->txq[q];
S
Sujith 已提交
697
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
698 699
		ath_print(common, ATH_DBG_QUEUE, "Release TXQ, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
700 701 702
		return false;
	}

703
	ath_print(common, ATH_DBG_QUEUE, "Release TX queue: %u\n", q);
S
Sujith 已提交
704 705

	qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
706 707 708 709 710
	ah->txok_interrupt_mask &= ~(1 << q);
	ah->txerr_interrupt_mask &= ~(1 << q);
	ah->txdesc_interrupt_mask &= ~(1 << q);
	ah->txeol_interrupt_mask &= ~(1 << q);
	ah->txurn_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
711 712 713 714
	ath9k_hw_set_txq_interrupts(ah, qi);

	return true;
}
715
EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
S
Sujith 已提交
716

717
bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
S
Sujith 已提交
718
{
719
	struct ath9k_hw_capabilities *pCap = &ah->caps;
720
	struct ath_common *common = ath9k_hw_common(ah);
721
	struct ath9k_channel *chan = ah->curchan;
S
Sujith 已提交
722 723 724 725
	struct ath9k_tx_queue_info *qi;
	u32 cwMin, chanCwMin, value;

	if (q >= pCap->total_queues) {
726 727
		ath_print(common, ATH_DBG_QUEUE, "Reset TXQ, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
728 729 730
		return false;
	}

731
	qi = &ah->txq[q];
S
Sujith 已提交
732
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
733 734
		ath_print(common, ATH_DBG_QUEUE, "Reset TXQ, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
735 736 737
		return true;
	}

738
	ath_print(common, ATH_DBG_QUEUE, "Reset TX queue: %u\n", q);
S
Sujith 已提交
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819

	if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
		if (chan && IS_CHAN_B(chan))
			chanCwMin = INIT_CWMIN_11B;
		else
			chanCwMin = INIT_CWMIN;

		for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
	} else
		cwMin = qi->tqi_cwmin;

	REG_WRITE(ah, AR_DLCL_IFS(q),
		  SM(cwMin, AR_D_LCL_IFS_CWMIN) |
		  SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
		  SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));

	REG_WRITE(ah, AR_DRETRY_LIMIT(q),
		  SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
		  SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
		  SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));

	REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
	REG_WRITE(ah, AR_DMISC(q),
		  AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);

	if (qi->tqi_cbrPeriod) {
		REG_WRITE(ah, AR_QCBRCFG(q),
			  SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
			  SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_FSP_CBR |
			  (qi->tqi_cbrOverflowLimit ?
			   AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
	}
	if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
		REG_WRITE(ah, AR_QRDYTIMECFG(q),
			  SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
			  AR_Q_RDYTIMECFG_EN);
	}

	REG_WRITE(ah, AR_DCHNTIME(q),
		  SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
		  (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));

	if (qi->tqi_burstTime
	    && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE)) {
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) |
			  AR_Q_MISC_RDYTIME_EXP_POLICY);

	}

	if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
	}
	if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_FRAG_BKOFF_EN);
	}
	switch (qi->tqi_type) {
	case ATH9K_TX_QUEUE_BEACON:
		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q))
			  | AR_Q_MISC_FSP_DBA_GATED
			  | AR_Q_MISC_BEACON_USE
			  | AR_Q_MISC_CBR_INCR_DIS1);

		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q))
			  | (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
			     AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
			  | AR_D_MISC_BEACON_USE
			  | AR_D_MISC_POST_FR_BKOFF_DIS);
		break;
	case ATH9K_TX_QUEUE_CAB:
		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q))
			  | AR_Q_MISC_FSP_DBA_GATED
			  | AR_Q_MISC_CBR_INCR_DIS1
			  | AR_Q_MISC_CBR_INCR_DIS0);
		value = (qi->tqi_readyTime -
820 821 822
			 (ah->config.sw_beacon_response_time -
			  ah->config.dma_beacon_response_time) -
			 ah->config.additional_swba_backoff) * 1024;
S
Sujith 已提交
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
		REG_WRITE(ah, AR_QRDYTIMECFG(q),
			  value | AR_Q_RDYTIMECFG_EN);
		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q))
			  | (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
			     AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
		break;
	case ATH9K_TX_QUEUE_PSPOLL:
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_CBR_INCR_DIS1);
		break;
	case ATH9K_TX_QUEUE_UAPSD:
		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
		break;
	default:
		break;
	}

	if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
			     AR_D_MISC_ARB_LOCKOUT_CNTRL) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
	}

	if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
850
		ah->txok_interrupt_mask |= 1 << q;
S
Sujith 已提交
851
	else
852
		ah->txok_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
853
	if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
854
		ah->txerr_interrupt_mask |= 1 << q;
S
Sujith 已提交
855
	else
856
		ah->txerr_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
857
	if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
858
		ah->txdesc_interrupt_mask |= 1 << q;
S
Sujith 已提交
859
	else
860
		ah->txdesc_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
861
	if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
862
		ah->txeol_interrupt_mask |= 1 << q;
S
Sujith 已提交
863
	else
864
		ah->txeol_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
865
	if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
866
		ah->txurn_interrupt_mask |= 1 << q;
S
Sujith 已提交
867
	else
868
		ah->txurn_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
869 870 871 872
	ath9k_hw_set_txq_interrupts(ah, qi);

	return true;
}
873
EXPORT_SYMBOL(ath9k_hw_resettxqueue);
S
Sujith 已提交
874

875
int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
876
			struct ath_rx_status *rs, u64 tsf)
S
Sujith 已提交
877 878 879 880 881 882 883 884 885 886
{
	struct ar5416_desc ads;
	struct ar5416_desc *adsp = AR5416DESC(ds);
	u32 phyerr;

	if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
		return -EINPROGRESS;

	ads.u.rx = adsp->u.rx;

887 888
	rs->rs_status = 0;
	rs->rs_flags = 0;
S
Sujith 已提交
889

890 891
	rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
	rs->rs_tstamp = ads.AR_RcvTimestamp;
S
Sujith 已提交
892

893
	if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
894 895 896 897 898 899 900
		rs->rs_rssi = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
901
	} else {
902 903
		rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
		rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
904
						AR_RxRSSIAnt00);
905
		rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
906
						AR_RxRSSIAnt01);
907
		rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
908
						AR_RxRSSIAnt02);
909
		rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
910
						AR_RxRSSIAnt10);
911
		rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
912
						AR_RxRSSIAnt11);
913
		rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
914 915
						AR_RxRSSIAnt12);
	}
S
Sujith 已提交
916
	if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
917
		rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
S
Sujith 已提交
918
	else
919
		rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
S
Sujith 已提交
920

921 922
	rs->rs_rate = RXSTATUS_RATE(ah, (&ads));
	rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
S
Sujith 已提交
923

924 925
	rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
	rs->rs_moreaggr =
S
Sujith 已提交
926
		(ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
927 928
	rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
	rs->rs_flags =
S
Sujith 已提交
929
		(ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
930
	rs->rs_flags |=
S
Sujith 已提交
931 932 933
		(ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;

	if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
934
		rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
S
Sujith 已提交
935
	if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
936
		rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
S
Sujith 已提交
937
	if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
938
		rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
S
Sujith 已提交
939 940 941

	if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
		if (ads.ds_rxstatus8 & AR_CRCErr)
942
			rs->rs_status |= ATH9K_RXERR_CRC;
S
Sujith 已提交
943
		else if (ads.ds_rxstatus8 & AR_PHYErr) {
944
			rs->rs_status |= ATH9K_RXERR_PHY;
S
Sujith 已提交
945
			phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
946
			rs->rs_phyerr = phyerr;
S
Sujith 已提交
947
		} else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
948
			rs->rs_status |= ATH9K_RXERR_DECRYPT;
S
Sujith 已提交
949
		else if (ads.ds_rxstatus8 & AR_MichaelErr)
950
			rs->rs_status |= ATH9K_RXERR_MIC;
S
Sujith 已提交
951 952 953 954
	}

	return 0;
}
955
EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
S
Sujith 已提交
956

S
Sujith 已提交
957
void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
958 959 960
			  u32 size, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
961
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
962 963 964 965 966 967 968 969 970

	ads->ds_ctl1 = size & AR_BufLen;
	if (flags & ATH9K_RXDESC_INTREQ)
		ads->ds_ctl1 |= AR_RxIntrReq;

	ads->ds_rxstatus8 &= ~AR_RxDone;
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
		memset(&(ads->u), 0, sizeof(ads->u));
}
971
EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
S
Sujith 已提交
972

973 974 975 976 977 978 979
/*
 * This can stop or re-enables RX.
 *
 * If bool is set this will kill any frame which is currently being
 * transferred between the MAC and baseband and also prevent any new
 * frames from getting started.
 */
980
bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
S
Sujith 已提交
981 982 983 984 985 986 987
{
	u32 reg;

	if (set) {
		REG_SET_BIT(ah, AR_DIAG_SW,
			    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

S
Sujith 已提交
988 989
		if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
				   0, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
990 991 992 993 994
			REG_CLR_BIT(ah, AR_DIAG_SW,
				    (AR_DIAG_RX_DIS |
				     AR_DIAG_RX_ABORT));

			reg = REG_READ(ah, AR_OBS_BUS_1);
995 996 997
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "RX failed to go idle in 10 ms RXSM=0x%x\n",
				  reg);
S
Sujith 已提交
998 999 1000 1001 1002 1003 1004 1005 1006 1007

			return false;
		}
	} else {
		REG_CLR_BIT(ah, AR_DIAG_SW,
			    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
	}

	return true;
}
1008
EXPORT_SYMBOL(ath9k_hw_setrxabort);
S
Sujith 已提交
1009

1010
void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
S
Sujith 已提交
1011 1012 1013
{
	REG_WRITE(ah, AR_RXDP, rxdp);
}
1014
EXPORT_SYMBOL(ath9k_hw_putrxbuf);
S
Sujith 已提交
1015

1016
void ath9k_hw_startpcureceive(struct ath_hw *ah)
S
Sujith 已提交
1017 1018 1019 1020
{
	ath9k_enable_mib_counters(ah);

	ath9k_ani_reset(ah);
1021

1022
	REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
S
Sujith 已提交
1023
}
1024
EXPORT_SYMBOL(ath9k_hw_startpcureceive);
S
Sujith 已提交
1025

1026
void ath9k_hw_stoppcurecv(struct ath_hw *ah)
S
Sujith 已提交
1027 1028 1029 1030 1031
{
	REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);

	ath9k_hw_disable_mib_counters(ah);
}
1032
EXPORT_SYMBOL(ath9k_hw_stoppcurecv);
S
Sujith 已提交
1033

1034
bool ath9k_hw_stopdmarecv(struct ath_hw *ah)
S
Sujith 已提交
1035
{
S
Sujith 已提交
1036 1037
#define AH_RX_STOP_DMA_TIMEOUT 10000   /* usec */
#define AH_RX_TIME_QUANTUM     100     /* usec */
1038
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1039 1040
	int i;

S
Sujith 已提交
1041 1042
	REG_WRITE(ah, AR_CR, AR_CR_RXD);

S
Sujith 已提交
1043 1044 1045 1046 1047 1048 1049 1050
	/* Wait for rx enable bit to go low */
	for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
		if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
			break;
		udelay(AH_TIME_QUANTUM);
	}

	if (i == 0) {
1051 1052 1053 1054 1055 1056
		ath_print(common, ATH_DBG_FATAL,
			  "DMA failed to stop in %d ms "
			  "AR_CR=0x%08x AR_DIAG_SW=0x%08x\n",
			  AH_RX_STOP_DMA_TIMEOUT / 1000,
			  REG_READ(ah, AR_CR),
			  REG_READ(ah, AR_DIAG_SW));
S
Sujith 已提交
1057 1058 1059 1060
		return false;
	} else {
		return true;
	}
S
Sujith 已提交
1061 1062 1063

#undef AH_RX_TIME_QUANTUM
#undef AH_RX_STOP_DMA_TIMEOUT
S
Sujith 已提交
1064
}
1065
EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

int ath9k_hw_beaconq_setup(struct ath_hw *ah)
{
	struct ath9k_tx_queue_info qi;

	memset(&qi, 0, sizeof(qi));
	qi.tqi_aifs = 1;
	qi.tqi_cwmin = 0;
	qi.tqi_cwmax = 0;
	/* NB: don't enable any interrupts */
	return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
}
EXPORT_SYMBOL(ath9k_hw_beaconq_setup);