pci-sh7751.c 6.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *	Low-Level PCI Support for the SH7751
 *
 *  Dustin McIntire (dustin@sensoria.com)
 *	Derived from arch/i386/kernel/pci-*.c which bore the message:
 *	(c) 1999--2000 Martin Mares <mj@ucw.cz>
 *
 *  Ported to the new API by Paul Mundt <lethal@linux-sh.org>
 *  With cleanup by Paul van Gool <pvangool@mimotech.com>
 *
 *  May be copied or modified under the terms of the GNU General Public
 *  License.  See linux/COPYING for more information.
 *
 */
#undef DEBUG

#include <linux/init.h>
#include <linux/pci.h>
19
#include <linux/types.h>
L
Linus Torvalds 已提交
20 21
#include <linux/errno.h>
#include <linux/delay.h>
22 23
#include "pci-sh4.h"
#include <asm/addrspace.h>
L
Linus Torvalds 已提交
24 25 26 27 28 29
#include <asm/io.h>

/*
 * Initialization. Try all known PCI access methods. Note that we support
 * using both PCI BIOS and direct access: in such cases, we use I/O ports
 * to access config space.
P
Paul Mundt 已提交
30
 *
L
Linus Torvalds 已提交
31
 * Note that the platform specific initialization (BSC registers, and memory
32 33
 * space mapping) will be called via the platform defined function
 * pcibios_init_platform().
L
Linus Torvalds 已提交
34 35 36
 */
static int __init sh7751_pci_init(void)
{
37
	unsigned int id;
L
Linus Torvalds 已提交
38 39 40
	int ret;

	pr_debug("PCI: Starting intialization.\n");
41 42 43 44 45 46 47 48 49 50

	/* check for SH7751/SH7751R hardware */
	id = pci_read_reg(SH7751_PCICONF0);
	if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) &&
	    id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) {
		pr_debug("PCI: This is not an SH7751(R) (%x)\n", id);
		return -ENODEV;
	}

	if ((ret = sh4_pci_check_direct()) != 0)
L
Linus Torvalds 已提交
51 52 53 54 55 56 57 58 59 60
		return ret;

	return pcibios_init_platform();
}
subsys_initcall(sh7751_pci_init);

static int __init __area_sdram_check(unsigned int area)
{
	u32 word;

61
	word = ctrl_inl(SH7751_BCR1);
L
Linus Torvalds 已提交
62
	/* check BCR for SDRAM in area */
63
	if (((word >> area) & 1) == 0) {
L
Linus Torvalds 已提交
64 65 66 67
		printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%x\n",
		       area, word);
		return 0;
	}
68
	pci_write_reg(word, SH4_PCIBCR1);
L
Linus Torvalds 已提交
69

70
	word = (u16)ctrl_inw(SH7751_BCR2);
L
Linus Torvalds 已提交
71
	/* check BCR2 for 32bit SDRAM interface*/
72
	if (((word >> (area << 1)) & 0x3) != 0x3) {
L
Linus Torvalds 已提交
73 74 75 76
		printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%x\n",
		       area, word);
		return 0;
	}
77
	pci_write_reg(word, SH4_PCIBCR2);
L
Linus Torvalds 已提交
78 79 80 81

	return 1;
}

82
int __init sh7751_pcic_init(struct sh4_pci_address_map *map)
L
Linus Torvalds 已提交
83 84 85 86 87
{
	u32 reg;
	u32 word;

	/* Set the BCR's to enable PCI access */
88
	reg = ctrl_inl(SH7751_BCR1);
L
Linus Torvalds 已提交
89
	reg |= 0x80000;
90
	ctrl_outl(reg, SH7751_BCR1);
91

L
Linus Torvalds 已提交
92
	/* Turn the clocks back on (not done in reset)*/
93
	pci_write_reg(0, SH4_PCICLKR);
L
Linus Torvalds 已提交
94
	/* Clear Powerdown IRQ's (not done in reset) */
95 96
	word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0;
	pci_write_reg(word, SH4_PCIPINT);
L
Linus Torvalds 已提交
97 98 99 100 101 102

	/*
	 * This code is unused for some boards as it is done in the
	 * bootloader and doing it here means the MAC addresses loaded
	 * by the bootloader get lost.
	 */
103
	if (!(map->flags & SH4_PCIC_NO_RESET)) {
L
Linus Torvalds 已提交
104
		/* toggle PCI reset pin */
105 106
		word = SH4_PCICR_PREFIX | SH4_PCICR_PRST;
		pci_write_reg(word, SH4_PCICR);
L
Linus Torvalds 已提交
107 108
		/* Wait for a long time... not 1 sec. but long enough */
		mdelay(100);
109 110
		word = SH4_PCICR_PREFIX;
		pci_write_reg(word, SH4_PCICR);
L
Linus Torvalds 已提交
111
	}
112

L
Linus Torvalds 已提交
113 114 115 116
	/* set the command/status bits to:
	 * Wait Cycle Control + Parity Enable + Bus Master +
	 * Mem space enable
	 */
P
Paul Mundt 已提交
117
	word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER |
L
Linus Torvalds 已提交
118
	       SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES;
119
	pci_write_reg(word, SH7751_PCICONF1);
L
Linus Torvalds 已提交
120 121

	/* define this host as the host bridge */
122 123
	word = PCI_BASE_CLASS_BRIDGE << 24;
	pci_write_reg(word, SH7751_PCICONF2);
L
Linus Torvalds 已提交
124

P
Paul Mundt 已提交
125 126
	/* Set IO and Mem windows to local address
	 * Make PCI and local address the same for easy 1 to 1 mapping
L
Linus Torvalds 已提交
127
	 * Window0 = map->window0.size @ non-cached area base = SDRAM
P
Paul Mundt 已提交
128
	 * Window1 = map->window1.size @ cached area base = SDRAM
L
Linus Torvalds 已提交
129 130
	 */
	word = map->window0.size - 1;
131
	pci_write_reg(word, SH4_PCILSR0);
L
Linus Torvalds 已提交
132
	word = map->window1.size - 1;
133
	pci_write_reg(word, SH4_PCILSR1);
L
Linus Torvalds 已提交
134 135
	/* Set the values on window 0 PCI config registers */
	word = P2SEGADDR(map->window0.base);
136 137
	pci_write_reg(word, SH4_PCILAR0);
	pci_write_reg(word, SH7751_PCICONF5);
L
Linus Torvalds 已提交
138 139
	/* Set the values on window 1 PCI config registers */
	word =  PHYSADDR(map->window1.base);
140 141
	pci_write_reg(word, SH4_PCILAR1);
	pci_write_reg(word, SH7751_PCICONF6);
L
Linus Torvalds 已提交
142

143
	/* Set the local 16MB PCI memory space window to
L
Linus Torvalds 已提交
144 145
	 * the lowest PCI mapped address
	 */
146 147 148
	word = PCIBIOS_MIN_MEM & SH4_PCIMBR_MASK;
	pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word);
	pci_write_reg(word , SH4_PCIMBR);
L
Linus Torvalds 已提交
149 150 151

	/* Map IO space into PCI IO window
	 * The IO window is 64K-PCIBIOS_MIN_IO in size
152
	 * IO addresses will be translated to the
L
Linus Torvalds 已提交
153 154
	 * PCI IO window base address
	 */
155 156
	pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n",
		 PCIBIOS_MIN_IO, (64 << 10),
157
		 SH7751_PCI_IO_BASE + PCIBIOS_MIN_IO);
L
Linus Torvalds 已提交
158

159 160 161 162 163 164
	/* Make sure the MSB's of IO window are set to access PCI space
	 * correctly */
	word = PCIBIOS_MIN_IO & SH4_PCIIOBR_MASK;
	pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word);
	pci_write_reg(word, SH4_PCIIOBR);

L
Linus Torvalds 已提交
165 166 167 168 169 170 171 172 173 174 175 176
	/* Set PCI WCRx, BCRx's, copy from BSC locations */

	/* check BCR for SDRAM in specified area */
	switch (map->window0.base) {
	case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(0); break;
	case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(1); break;
	case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(2); break;
	case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(3); break;
	case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(4); break;
	case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(5); break;
	case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(6); break;
	}
P
Paul Mundt 已提交
177

L
Linus Torvalds 已提交
178 179 180 181
	if (!word)
		return 0;

	/* configure the wait control registers */
182
	word = ctrl_inl(SH7751_WCR1);
183
	pci_write_reg(word, SH4_PCIWCR1);
184
	word = ctrl_inl(SH7751_WCR2);
185
	pci_write_reg(word, SH4_PCIWCR2);
186
	word = ctrl_inl(SH7751_WCR3);
187
	pci_write_reg(word, SH4_PCIWCR3);
188
	word = ctrl_inl(SH7751_MCR);
189
	pci_write_reg(word, SH4_PCIMCR);
L
Linus Torvalds 已提交
190 191 192 193 194 195 196 197 198 199

	/* NOTE: I'm ignoring the PCI error IRQs for now..
	 * TODO: add support for the internal error interrupts and
	 * DMA interrupts...
	 */

	pci_fixup_pcic();

	/* SH7751 init done, set central function init complete */
	/* use round robin mode to stop a device starving/overruning */
200 201
	word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM;
	pci_write_reg(word, SH4_PCICR);
L
Linus Torvalds 已提交
202 203 204

	return 1;
}