desc.h 15.1 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_DESC_H
#define _ASM_X86_DESC_H
3 4 5

#include <asm/desc_defs.h>
#include <asm/ldt.h>
6
#include <asm/mmu.h>
7
#include <asm/fixmap.h>
8
#include <asm/irq_vectors.h>
I
Ingo Molnar 已提交
9

10
#include <linux/smp.h>
11
#include <linux/percpu.h>
12

I
Ingo Molnar 已提交
13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
static inline void fill_ldt(struct desc_struct *desc, const struct user_desc *info)
{
	desc->limit0		= info->limit & 0x0ffff;

	desc->base0		= (info->base_addr & 0x0000ffff);
	desc->base1		= (info->base_addr & 0x00ff0000) >> 16;

	desc->type		= (info->read_exec_only ^ 1) << 1;
	desc->type	       |= info->contents << 2;

	desc->s			= 1;
	desc->dpl		= 0x3;
	desc->p			= info->seg_not_present ^ 1;
	desc->limit		= (info->limit & 0xf0000) >> 16;
	desc->avl		= info->useable;
	desc->d			= info->seg_32bit;
	desc->g			= info->limit_in_pages;

	desc->base2		= (info->base_addr & 0xff000000) >> 24;
32
	/*
33 34
	 * Don't allow setting of the lm bit. It would confuse
	 * user_64bit_mode and would get overridden by sysret anyway.
35
	 */
I
Ingo Molnar 已提交
36
	desc->l			= 0;
37 38
}

39 40
extern struct desc_ptr idt_descr;
extern gate_desc idt_table[];
41
extern const struct desc_ptr debug_idt_descr;
42
extern gate_desc debug_idt_table[];
43

44 45 46
struct gdt_page {
	struct desc_struct gdt[GDT_ENTRIES];
} __attribute__((aligned(PAGE_SIZE)));
I
Ingo Molnar 已提交
47

48
DECLARE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page);
49

50 51
/* Provide the original GDT */
static inline struct desc_struct *get_cpu_gdt_rw(unsigned int cpu)
52 53 54 55
{
	return per_cpu(gdt_page, cpu).gdt;
}

56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/* Provide the current original GDT */
static inline struct desc_struct *get_current_gdt_rw(void)
{
	return this_cpu_ptr(&gdt_page)->gdt;
}

/* Get the fixmap index for a specific processor */
static inline unsigned int get_cpu_gdt_ro_index(int cpu)
{
	return FIX_GDT_REMAP_BEGIN + cpu;
}

/* Provide the fixmap address of the remapped GDT */
static inline struct desc_struct *get_cpu_gdt_ro(int cpu)
{
	unsigned int idx = get_cpu_gdt_ro_index(cpu);
	return (struct desc_struct *)__fix_to_virt(idx);
}

/* Provide the current read-only GDT */
static inline struct desc_struct *get_current_gdt_ro(void)
{
	return get_cpu_gdt_ro(smp_processor_id());
}

81 82 83 84 85 86
/* Provide the physical address of the GDT page. */
static inline phys_addr_t get_cpu_gdt_paddr(unsigned int cpu)
{
	return per_cpu_ptr_to_phys(get_cpu_gdt_rw(cpu));
}

87
#ifdef CONFIG_X86_64
88 89 90 91

static inline void pack_gate(gate_desc *gate, unsigned type, unsigned long func,
			     unsigned dpl, unsigned ist, unsigned seg)
{
I
Ingo Molnar 已提交
92 93 94 95 96 97 98 99 100 101
	gate->offset_low	= PTR_LOW(func);
	gate->segment		= __KERNEL_CS;
	gate->ist		= ist;
	gate->p			= 1;
	gate->dpl		= dpl;
	gate->zero0		= 0;
	gate->zero1		= 0;
	gate->type		= type;
	gate->offset_middle	= PTR_MIDDLE(func);
	gate->offset_high	= PTR_HIGH(func);
102 103
}

104
#else
105
static inline void pack_gate(gate_desc *gate, unsigned char type,
106 107
			     unsigned long base, unsigned dpl, unsigned flags,
			     unsigned short seg)
108 109
{
	gate->a = (seg << 16) | (base & 0xffff);
I
Ingo Molnar 已提交
110
	gate->b = (base & 0xffff0000) | (((0x80 | type | (dpl << 5)) & 0xff) << 8);
111 112
}

113 114
#endif

115 116 117
static inline int desc_empty(const void *ptr)
{
	const u32 *desc = ptr;
I
Ingo Molnar 已提交
118

119 120 121
	return !(desc[0] | desc[1]);
}

122 123 124
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
I
Ingo Molnar 已提交
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
#define load_TR_desc()				native_load_tr_desc()
#define load_gdt(dtr)				native_load_gdt(dtr)
#define load_idt(dtr)				native_load_idt(dtr)
#define load_tr(tr)				asm volatile("ltr %0"::"m" (tr))
#define load_ldt(ldt)				asm volatile("lldt %0"::"m" (ldt))

#define store_gdt(dtr)				native_store_gdt(dtr)
#define store_idt(dtr)				native_store_idt(dtr)
#define store_tr(tr)				(tr = native_store_tr())

#define load_TLS(t, cpu)			native_load_tls(t, cpu)
#define set_ldt					native_set_ldt

#define write_ldt_entry(dt, entry, desc)	native_write_ldt_entry(dt, entry, desc)
#define write_gdt_entry(dt, entry, desc, type)	native_write_gdt_entry(dt, entry, desc, type)
#define write_idt_entry(dt, entry, g)		native_write_idt_entry(dt, entry, g)
141 142 143 144 145 146 147 148 149

static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
{
}

static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
{
}
#endif	/* CONFIG_PARAVIRT */
150

151 152
#define store_ldt(ldt) asm("sldt %0" : "=m"(ldt))

I
Ingo Molnar 已提交
153
static inline void native_write_idt_entry(gate_desc *idt, int entry, const gate_desc *gate)
154 155 156 157
{
	memcpy(&idt[entry], gate, sizeof(*gate));
}

I
Ingo Molnar 已提交
158
static inline void native_write_ldt_entry(struct desc_struct *ldt, int entry, const void *desc)
159 160 161 162
{
	memcpy(&ldt[entry], desc, 8);
}

I
Ingo Molnar 已提交
163 164
static inline void
native_write_gdt_entry(struct desc_struct *gdt, int entry, const void *desc, int type)
165 166
{
	unsigned int size;
I
Ingo Molnar 已提交
167

168
	switch (type) {
I
Ingo Molnar 已提交
169 170 171
	case DESC_TSS:	size = sizeof(tss_desc);	break;
	case DESC_LDT:	size = sizeof(ldt_desc);	break;
	default:	size = sizeof(*gdt);		break;
172
	}
I
Ingo Molnar 已提交
173

174 175 176 177 178 179 180 181 182
	memcpy(&gdt[entry], desc, size);
}

static inline void pack_descriptor(struct desc_struct *desc, unsigned long base,
				   unsigned long limit, unsigned char type,
				   unsigned char flags)
{
	desc->a = ((base & 0xffff) << 16) | (limit & 0xffff);
	desc->b = (base & 0xff000000) | ((base & 0xff0000) >> 16) |
183 184
		(limit & 0x000f0000) | ((type & 0xff) << 8) |
		((flags & 0xf) << 20);
185 186 187 188
	desc->p = 1;
}


I
Ingo Molnar 已提交
189
static inline void set_tssldt_descriptor(void *d, unsigned long addr, unsigned type, unsigned size)
190 191
{
#ifdef CONFIG_X86_64
192
	struct ldttss_desc64 *desc = d;
I
Ingo Molnar 已提交
193

194
	memset(desc, 0, sizeof(*desc));
I
Ingo Molnar 已提交
195 196 197 198 199 200 201 202 203

	desc->limit0		= size & 0xFFFF;
	desc->base0		= PTR_LOW(addr);
	desc->base1		= PTR_MIDDLE(addr) & 0xFF;
	desc->type		= type;
	desc->p			= 1;
	desc->limit1		= (size >> 16) & 0xF;
	desc->base2		= (PTR_MIDDLE(addr) >> 8) & 0xFF;
	desc->base3		= PTR_HIGH(addr);
204
#else
205
	pack_descriptor((struct desc_struct *)d, addr, size, 0x80 | type, 0);
206 207 208 209 210
#endif
}

static inline void __set_tss_desc(unsigned cpu, unsigned int entry, void *addr)
{
211
	struct desc_struct *d = get_cpu_gdt_rw(cpu);
212 213
	tss_desc tss;

214
	set_tssldt_descriptor(&tss, (unsigned long)addr, DESC_TSS,
215
			      __KERNEL_TSS_LIMIT);
216 217 218 219 220
	write_gdt_entry(d, entry, &tss, DESC_TSS);
}

#define set_tss_desc(cpu, addr) __set_tss_desc(cpu, GDT_ENTRY_TSS, addr)

221 222 223
static inline void native_set_ldt(const void *addr, unsigned int entries)
{
	if (likely(entries == 0))
224
		asm volatile("lldt %w0"::"q" (0));
225 226 227 228
	else {
		unsigned cpu = smp_processor_id();
		ldt_desc ldt;

M
Michael Karcher 已提交
229 230
		set_tssldt_descriptor(&ldt, (unsigned long)addr, DESC_LDT,
				      entries * LDT_ENTRY_SIZE - 1);
231
		write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_LDT,
232
				&ldt, DESC_LDT);
233
		asm volatile("lldt %w0"::"q" (GDT_ENTRY_LDT*8));
234 235 236
	}
}

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static inline void native_load_gdt(const struct desc_ptr *dtr)
{
	asm volatile("lgdt %0"::"m" (*dtr));
}

static inline void native_load_idt(const struct desc_ptr *dtr)
{
	asm volatile("lidt %0"::"m" (*dtr));
}

static inline void native_store_gdt(struct desc_ptr *dtr)
{
	asm volatile("sgdt %0":"=m" (*dtr));
}

static inline void native_store_idt(struct desc_ptr *dtr)
{
	asm volatile("sidt %0":"=m" (*dtr));
}

/*
 * The LTR instruction marks the TSS GDT entry as busy. On 64-bit, the GDT is
 * a read-only remapping. To prevent a page fault, the GDT is switched to the
 * original writeable version when needed.
 */
#ifdef CONFIG_X86_64
263 264
static inline void native_load_tr_desc(void)
{
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	struct desc_ptr gdt;
	int cpu = raw_smp_processor_id();
	bool restore = 0;
	struct desc_struct *fixmap_gdt;

	native_store_gdt(&gdt);
	fixmap_gdt = get_cpu_gdt_ro(cpu);

	/*
	 * If the current GDT is the read-only fixmap, swap to the original
	 * writeable version. Swap back at the end.
	 */
	if (gdt.address == (unsigned long)fixmap_gdt) {
		load_direct_gdt(cpu);
		restore = 1;
	}
281
	asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
	if (restore)
		load_fixmap_gdt(cpu);
}
#else
static inline void native_load_tr_desc(void)
{
	asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
}
#endif

static inline unsigned long native_store_tr(void)
{
	unsigned long tr;

	asm volatile("str %0":"=r" (tr));

	return tr;
}

static inline void native_load_tls(struct thread_struct *t, unsigned int cpu)
{
	struct desc_struct *gdt = get_cpu_gdt_rw(cpu);
	unsigned int i;

	for (i = 0; i < GDT_ENTRY_TLS_ENTRIES; i++)
		gdt[GDT_ENTRY_TLS_MIN + i] = t->tls_array[i];
308 309
}

310 311
DECLARE_PER_CPU(bool, __tss_limit_invalid);

312 313
static inline void force_reload_TR(void)
{
314
	struct desc_struct *d = get_current_gdt_rw();
315 316 317 318 319 320 321 322 323 324 325 326
	tss_desc tss;

	memcpy(&tss, &d[GDT_ENTRY_TSS], sizeof(tss_desc));

	/*
	 * LTR requires an available TSS, and the TSS is currently
	 * busy.  Make it be available so that LTR will work.
	 */
	tss.type = DESC_TSS;
	write_gdt_entry(d, GDT_ENTRY_TSS, &tss, DESC_TSS);

	load_TR_desc();
327
	this_cpu_write(__tss_limit_invalid, false);
328 329
}

330 331 332 333 334 335
/*
 * Call this if you need the TSS limit to be correct, which should be the case
 * if and only if you have TIF_IO_BITMAP set or you're switching to a task
 * with TIF_IO_BITMAP set.
 */
static inline void refresh_tss_limit(void)
336 337 338
{
	DEBUG_LOCKS_WARN_ON(preemptible());

339
	if (unlikely(this_cpu_read(__tss_limit_invalid)))
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
		force_reload_TR();
}

/*
 * If you do something evil that corrupts the cached TSS limit (I'm looking
 * at you, VMX exits), call this function.
 *
 * The optimization here is that the TSS limit only matters for Linux if the
 * IO bitmap is in use.  If the TSS limit gets forced to its minimum value,
 * everything works except that IO bitmap will be ignored and all CPL 3 IO
 * instructions will #GP, which is exactly what we want for normal tasks.
 */
static inline void invalidate_tss_limit(void)
{
	DEBUG_LOCKS_WARN_ON(preemptible());

	if (unlikely(test_thread_flag(TIF_IO_BITMAP)))
		force_reload_TR();
	else
359
		this_cpu_write(__tss_limit_invalid, true);
360 361
}

362 363
/* This intentionally ignores lm, since 32-bit apps don't have that field. */
#define LDT_empty(info)					\
364 365 366 367 368 369 370 371
	((info)->base_addr		== 0	&&	\
	 (info)->limit			== 0	&&	\
	 (info)->contents		== 0	&&	\
	 (info)->read_exec_only		== 1	&&	\
	 (info)->seg_32bit		== 0	&&	\
	 (info)->limit_in_pages		== 0	&&	\
	 (info)->seg_not_present	== 1	&&	\
	 (info)->useable		== 0)
372

373 374 375 376 377 378 379 380 381 382 383 384 385
/* Lots of programs expect an all-zero user_desc to mean "no segment at all". */
static inline bool LDT_zero(const struct user_desc *info)
{
	return (info->base_addr		== 0 &&
		info->limit		== 0 &&
		info->contents		== 0 &&
		info->read_exec_only	== 0 &&
		info->seg_32bit		== 0 &&
		info->limit_in_pages	== 0 &&
		info->seg_not_present	== 0 &&
		info->useable		== 0);
}

386 387 388 389 390
static inline void clear_LDT(void)
{
	set_ldt(NULL, 0);
}

391
static inline unsigned long get_desc_base(const struct desc_struct *desc)
392
{
393
	return (unsigned)(desc->base0 | ((desc->base1) << 16) | ((desc->base2) << 24));
394
}
395

396 397 398 399 400 401 402
static inline void set_desc_base(struct desc_struct *desc, unsigned long base)
{
	desc->base0 = base & 0xffff;
	desc->base1 = (base >> 16) & 0xff;
	desc->base2 = (base >> 24) & 0xff;
}

403 404 405 406 407
static inline unsigned long get_desc_limit(const struct desc_struct *desc)
{
	return desc->limit0 | (desc->limit << 16);
}

408 409 410 411 412 413
static inline void set_desc_limit(struct desc_struct *desc, unsigned long limit)
{
	desc->limit0 = limit & 0xffff;
	desc->limit = (limit >> 16) & 0xf;
}

414 415 416 417 418 419
#ifdef CONFIG_X86_64
static inline void set_nmi_gate(int gate, void *addr)
{
	gate_desc s;

	pack_gate(&s, GATE_INTERRUPT, (unsigned long)addr, 0, 0, __KERNEL_CS);
420
	write_idt_entry(debug_idt_table, gate, &s);
421 422 423
}
#endif

424 425 426 427 428 429 430
#ifdef CONFIG_TRACING
extern struct desc_ptr trace_idt_descr;
extern gate_desc trace_idt_table[];
static inline void write_trace_idt_entry(int entry, const gate_desc *gate)
{
	write_idt_entry(trace_idt_table, entry, gate);
}
431 432 433 434 435 436 437 438 439 440 441 442 443

static inline void _trace_set_gate(int gate, unsigned type, void *addr,
				   unsigned dpl, unsigned ist, unsigned seg)
{
	gate_desc s;

	pack_gate(&s, type, (unsigned long)addr, dpl, ist, seg);
	/*
	 * does not need to be atomic because it is only done once at
	 * setup time
	 */
	write_trace_idt_entry(gate, &s);
}
444 445 446 447
#else
static inline void write_trace_idt_entry(int entry, const gate_desc *gate)
{
}
448 449

#define _trace_set_gate(gate, type, addr, dpl, ist, seg)
450 451
#endif

452
static inline void _set_gate(int gate, unsigned type, void *addr,
453
			     unsigned dpl, unsigned ist, unsigned seg)
454 455
{
	gate_desc s;
I
Ingo Molnar 已提交
456

457 458 459 460 461 462
	pack_gate(&s, type, (unsigned long)addr, dpl, ist, seg);
	/*
	 * does not need to be atomic because it is only done once at
	 * setup time
	 */
	write_idt_entry(idt_table, gate, &s);
463
	write_trace_idt_entry(gate, &s);
464 465 466 467 468 469 470 471
}

/*
 * This needs to use 'idt_table' rather than 'idt', and
 * thus use the _nonmapped_ version of the IDT, as the
 * Pentium F0 0F bugfix can have resulted in the mapped
 * IDT being write-protected.
 */
472
#define set_intr_gate_notrace(n, addr)					\
473 474 475 476
	do {								\
		BUG_ON((unsigned)n > 0xFF);				\
		_set_gate(n, GATE_INTERRUPT, (void *)addr, 0, 0,	\
			  __KERNEL_CS);					\
477 478 479 480 481
	} while (0)

#define set_intr_gate(n, addr)						\
	do {								\
		set_intr_gate_notrace(n, addr);				\
482 483 484
		_trace_set_gate(n, GATE_INTERRUPT, (void *)trace_##addr,\
				0, 0, __KERNEL_CS);			\
	} while (0)
485

486
extern unsigned long used_vectors[];
487 488 489

static inline void alloc_system_vector(int vector)
{
490
	BUG_ON(vector < FIRST_SYSTEM_VECTOR);
491 492
	if (!test_bit(vector, used_vectors)) {
		set_bit(vector, used_vectors);
I
Ingo Molnar 已提交
493
	} else {
494
		BUG();
I
Ingo Molnar 已提交
495
	}
496 497
}

498 499 500
#define alloc_intr_gate(n, addr)				\
	do {							\
		alloc_system_vector(n);				\
501
		set_intr_gate(n, addr);				\
502 503
	} while (0)

504 505 506 507 508 509 510 511 512
/*
 * This routine sets up an interrupt gate at directory privilege level 3.
 */
static inline void set_system_intr_gate(unsigned int n, void *addr)
{
	BUG_ON((unsigned)n > 0xFF);
	_set_gate(n, GATE_INTERRUPT, addr, 0x3, 0, __KERNEL_CS);
}

513
static inline void set_system_trap_gate(unsigned int n, void *addr)
514 515
{
	BUG_ON((unsigned)n > 0xFF);
516
	_set_gate(n, GATE_TRAP, addr, 0x3, 0, __KERNEL_CS);
517 518
}

519
static inline void set_trap_gate(unsigned int n, void *addr)
520 521
{
	BUG_ON((unsigned)n > 0xFF);
522
	_set_gate(n, GATE_TRAP, addr, 0, 0, __KERNEL_CS);
523 524 525 526 527 528 529 530 531 532 533 534 535 536
}

static inline void set_task_gate(unsigned int n, unsigned int gdt_entry)
{
	BUG_ON((unsigned)n > 0xFF);
	_set_gate(n, GATE_TASK, (void *)0, 0, 0, (gdt_entry<<3));
}

static inline void set_intr_gate_ist(int n, void *addr, unsigned ist)
{
	BUG_ON((unsigned)n > 0xFF);
	_set_gate(n, GATE_INTERRUPT, addr, 0, ist, __KERNEL_CS);
}

537
static inline void set_system_intr_gate_ist(int n, void *addr, unsigned ist)
538 539 540 541
{
	BUG_ON((unsigned)n > 0xFF);
	_set_gate(n, GATE_INTERRUPT, addr, 0x3, ist, __KERNEL_CS);
}
542

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
#ifdef CONFIG_X86_64
DECLARE_PER_CPU(u32, debug_idt_ctr);
static inline bool is_debug_idt_enabled(void)
{
	if (this_cpu_read(debug_idt_ctr))
		return true;

	return false;
}

static inline void load_debug_idt(void)
{
	load_idt((const struct desc_ptr *)&debug_idt_descr);
}
#else
static inline bool is_debug_idt_enabled(void)
{
	return false;
}

static inline void load_debug_idt(void)
{
}
#endif

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
#ifdef CONFIG_TRACING
extern atomic_t trace_idt_ctr;
static inline bool is_trace_idt_enabled(void)
{
	if (atomic_read(&trace_idt_ctr))
		return true;

	return false;
}

static inline void load_trace_idt(void)
{
	load_idt((const struct desc_ptr *)&trace_idt_descr);
}
#else
static inline bool is_trace_idt_enabled(void)
{
	return false;
}

static inline void load_trace_idt(void)
{
}
#endif

593
/*
594
 * The load_current_idt() must be called with interrupts disabled
595
 * to avoid races. That way the IDT will always be set back to the expected
596 597 598
 * descriptor. It's also called when a CPU is being initialized, and
 * that doesn't need to disable interrupts, as nothing should be
 * bothering the CPU then.
599 600 601 602 603
 */
static inline void load_current_idt(void)
{
	if (is_debug_idt_enabled())
		load_debug_idt();
604 605
	else if (is_trace_idt_enabled())
		load_trace_idt();
606 607 608
	else
		load_idt((const struct desc_ptr *)&idt_descr);
}
H
H. Peter Anvin 已提交
609
#endif /* _ASM_X86_DESC_H */