spi_bfin5xx.c 35.5 KB
Newer Older
1
/*
2
 * Blackfin On-Chip SPI Driver
3
 *
B
Bryan Wu 已提交
4
 * Copyright 2004-2007 Analog Devices Inc.
5
 *
6
 * Enter bugs at http://blackfin.uclinux.org/
7
 *
8
 * Licensed under the GPL-2 or later.
9 10 11 12
 */

#include <linux/init.h>
#include <linux/module.h>
B
Bryan Wu 已提交
13
#include <linux/delay.h>
14
#include <linux/device.h>
B
Bryan Wu 已提交
15
#include <linux/io.h>
16
#include <linux/ioport.h>
B
Bryan Wu 已提交
17
#include <linux/irq.h>
18 19 20 21 22 23 24 25
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/spi/spi.h>
#include <linux/workqueue.h>

#include <asm/dma.h>
B
Bryan Wu 已提交
26
#include <asm/portmux.h>
27 28
#include <asm/bfin5xx_spi.h>

29 30
#define DRV_NAME	"bfin-spi"
#define DRV_AUTHOR	"Bryan Wu, Luke Yang"
W
Will Newton 已提交
31
#define DRV_DESC	"Blackfin BF5xx on-chip SPI Controller Driver"
32 33 34 35
#define DRV_VERSION	"1.0"

MODULE_AUTHOR(DRV_AUTHOR);
MODULE_DESCRIPTION(DRV_DESC);
36 37
MODULE_LICENSE("GPL");

38
#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
39

40 41 42 43 44 45
#define START_STATE	((void *)0)
#define RUNNING_STATE	((void *)1)
#define DONE_STATE	((void *)2)
#define ERROR_STATE	((void *)-1)
#define QUEUE_RUNNING	0
#define QUEUE_STOPPED	1
46 47 48 49 50 51 52 53

struct driver_data {
	/* Driver model hookup */
	struct platform_device *pdev;

	/* SPI framework hookup */
	struct spi_master *master;

54
	/* Regs base of SPI controller */
55
	void __iomem *regs_base;
56

57 58 59
	/* Pin request list */
	u16 *pin_req;

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
	/* BFIN hookup */
	struct bfin5xx_spi_master *master_info;

	/* Driver message queue */
	struct workqueue_struct *workqueue;
	struct work_struct pump_messages;
	spinlock_t lock;
	struct list_head queue;
	int busy;
	int run;

	/* Message Transfer pump */
	struct tasklet_struct pump_transfers;

	/* Current message transfer state info */
	struct spi_message *cur_msg;
	struct spi_transfer *cur_transfer;
	struct chip_data *cur_chip;
	size_t len_in_bytes;
	size_t len;
	void *tx;
	void *tx_end;
	void *rx;
	void *rx_end;
84 85 86

	/* DMA stuffs */
	int dma_channel;
87
	int dma_mapped;
88
	int dma_requested;
89 90
	dma_addr_t rx_dma;
	dma_addr_t tx_dma;
91

92 93 94
	size_t rx_map_len;
	size_t tx_map_len;
	u8 n_bytes;
95
	int cs_change;
96 97 98 99 100 101 102 103 104 105 106 107
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

struct chip_data {
	u16 ctl_reg;
	u16 baud;
	u16 flag;

	u8 chip_select_num;
	u8 n_bytes;
108
	u8 width;		/* 0 or 1 */
109 110 111
	u8 enable_dma;
	u8 bits_per_word;	/* 8 or 16 */
	u8 cs_change_per_word;
112
	u16 cs_chg_udelay;	/* Some devices require > 255usec delay */
113 114 115 116 117
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

118 119 120 121 122 123 124 125 126 127 128 129 130 131
#define DEFINE_SPI_REG(reg, off) \
static inline u16 read_##reg(struct driver_data *drv_data) \
	{ return bfin_read16(drv_data->regs_base + off); } \
static inline void write_##reg(struct driver_data *drv_data, u16 v) \
	{ bfin_write16(drv_data->regs_base + off, v); }

DEFINE_SPI_REG(CTRL, 0x00)
DEFINE_SPI_REG(FLAG, 0x04)
DEFINE_SPI_REG(STAT, 0x08)
DEFINE_SPI_REG(TDBR, 0x0C)
DEFINE_SPI_REG(RDBR, 0x10)
DEFINE_SPI_REG(BAUD, 0x14)
DEFINE_SPI_REG(SHAW, 0x18)

132
static void bfin_spi_enable(struct driver_data *drv_data)
133 134 135
{
	u16 cr;

136 137
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
138 139
}

140
static void bfin_spi_disable(struct driver_data *drv_data)
141 142 143
{
	u16 cr;

144 145
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
}

/* Caculate the SPI_BAUD register value based on input HZ */
static u16 hz_to_spi_baud(u32 speed_hz)
{
	u_long sclk = get_sclk();
	u16 spi_baud = (sclk / (2 * speed_hz));

	if ((sclk % (2 * speed_hz)) > 0)
		spi_baud++;

	return spi_baud;
}

static int flush(struct driver_data *drv_data)
{
	unsigned long limit = loops_per_jiffy << 1;

	/* wait for stop and clear stat */
165
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
166
		cpu_relax();
167

168
	write_STAT(drv_data, BIT_STAT_CLR);
169 170 171 172

	return limit;
}

173
/* Chip select operation functions for cs_change flag */
174
static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
175
{
176
	u16 flag = read_FLAG(drv_data);
177 178 179 180

	flag |= chip->flag;
	flag &= ~(chip->flag << 8);

181
	write_FLAG(drv_data, flag);
182 183
}

184
static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
185
{
186
	u16 flag = read_FLAG(drv_data);
187 188 189

	flag |= (chip->flag << 8);

190
	write_FLAG(drv_data, flag);
191 192 193 194

	/* Move delay here for consistency */
	if (chip->cs_chg_udelay)
		udelay(chip->cs_chg_udelay);
195 196
}

197
#define MAX_SPI_SSEL	7
B
Bryan Wu 已提交
198

199
/* stop controller and re-config current chip*/
B
Bryan Wu 已提交
200
static void restore_state(struct driver_data *drv_data)
201 202
{
	struct chip_data *chip = drv_data->cur_chip;
203

204
	/* Clear status and disable clock */
205
	write_STAT(drv_data, BIT_STAT_CLR);
206
	bfin_spi_disable(drv_data);
207
	dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
208

B
Bryan Wu 已提交
209
	/* Load the registers */
210
	write_CTRL(drv_data, chip->ctl_reg);
211
	write_BAUD(drv_data, chip->baud);
212 213

	bfin_spi_enable(drv_data);
214
	cs_active(drv_data, chip);
215 216 217
}

/* used to kick off transfer in rx mode */
218
static unsigned short dummy_read(struct driver_data *drv_data)
219 220
{
	unsigned short tmp;
221
	tmp = read_RDBR(drv_data);
222 223 224 225 226 227 228 229
	return tmp;
}

static void null_writer(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;

	while (drv_data->tx < drv_data->tx_end) {
230 231
		write_TDBR(drv_data, 0);
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
232
			cpu_relax();
233 234 235 236 237 238 239
		drv_data->tx += n_bytes;
	}
}

static void null_reader(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;
240
	dummy_read(drv_data);
241 242

	while (drv_data->rx < drv_data->rx_end) {
243
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
244
			cpu_relax();
245
		dummy_read(drv_data);
246 247 248 249 250 251
		drv_data->rx += n_bytes;
	}
}

static void u8_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
252
	dev_dbg(&drv_data->pdev->dev,
253
		"cr8-s is 0x%x\n", read_STAT(drv_data));
254

255
	while (drv_data->tx < drv_data->tx_end) {
256 257
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
258
			cpu_relax();
259 260
		++drv_data->tx;
	}
261 262 263 264

	/* poll for SPI completion before return */
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
		cpu_relax();
265 266 267 268 269 270 271
}

static void u8_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
272
		cs_active(drv_data, chip);
273

274 275
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
276
			cpu_relax();
277 278
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
279

280
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
281

282 283 284 285 286 287
		++drv_data->tx;
	}
}

static void u8_reader(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
288
	dev_dbg(&drv_data->pdev->dev,
289
		"cr-8 is 0x%x\n", read_STAT(drv_data));
290

S
Sonic Zhang 已提交
291
	/* poll for SPI completion before start */
292
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
293
		cpu_relax();
S
Sonic Zhang 已提交
294

295
	/* clear TDBR buffer before read(else it will be shifted out) */
296
	write_TDBR(drv_data, 0xFFFF);
297

298
	dummy_read(drv_data);
299

300
	while (drv_data->rx < drv_data->rx_end - 1) {
301
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
302
			cpu_relax();
303
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
304 305 306
		++drv_data->rx;
	}

307
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
308
		cpu_relax();
309
	*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
310 311 312 313 314 315 316
	++drv_data->rx;
}

static void u8_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

317 318 319
	while (drv_data->rx < drv_data->rx_end) {
		cs_active(drv_data, chip);
		read_RDBR(drv_data);	/* kick off */
320

321 322 323 324
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
			cpu_relax();
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
325

326
		*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
327
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
328

329 330 331 332 333 334 335 336
		++drv_data->rx;
	}
}

static void u8_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->rx < drv_data->rx_end) {
337
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
338
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
339
			cpu_relax();
340
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
341
			cpu_relax();
342
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
343 344 345 346 347 348 349 350 351 352
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u8_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->rx < drv_data->rx_end) {
353
		cs_active(drv_data, chip);
B
Bryan Wu 已提交
354

355
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
356 357

		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
358
			cpu_relax();
359
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
360
			cpu_relax();
361
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
362

363
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
364

365 366 367 368 369 370 371
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u16_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
372
	dev_dbg(&drv_data->pdev->dev,
373
		"cr16 is 0x%x\n", read_STAT(drv_data));
374

375
	while (drv_data->tx < drv_data->tx_end) {
376 377
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
378
			cpu_relax();
379 380
		drv_data->tx += 2;
	}
381 382 383 384

	/* poll for SPI completion before return */
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
		cpu_relax();
385 386 387 388 389 390 391
}

static void u16_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
392
		cs_active(drv_data, chip);
393

394 395
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
396
			cpu_relax();
397 398
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
399

400
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
401

402 403 404 405 406 407
		drv_data->tx += 2;
	}
}

static void u16_reader(struct driver_data *drv_data)
{
408
	dev_dbg(&drv_data->pdev->dev,
409
		"cr-16 is 0x%x\n", read_STAT(drv_data));
410

S
Sonic Zhang 已提交
411
	/* poll for SPI completion before start */
412
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
413
		cpu_relax();
S
Sonic Zhang 已提交
414

415
	/* clear TDBR buffer before read(else it will be shifted out) */
416
	write_TDBR(drv_data, 0xFFFF);
417

418
	dummy_read(drv_data);
419 420

	while (drv_data->rx < (drv_data->rx_end - 2)) {
421
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
422
			cpu_relax();
423
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
424 425 426
		drv_data->rx += 2;
	}

427
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
428
		cpu_relax();
429
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
430 431 432 433 434 435 436
	drv_data->rx += 2;
}

static void u16_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
437
	/* poll for SPI completion before start */
438
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
439
		cpu_relax();
S
Sonic Zhang 已提交
440

441
	/* clear TDBR buffer before read(else it will be shifted out) */
442
	write_TDBR(drv_data, 0xFFFF);
443

444 445
	cs_active(drv_data, chip);
	dummy_read(drv_data);
446

447
	while (drv_data->rx < drv_data->rx_end - 2) {
448
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
449

450
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
451
			cpu_relax();
452 453
		cs_active(drv_data, chip);
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
454 455
		drv_data->rx += 2;
	}
456
	cs_deactive(drv_data, chip);
457

458
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
459
		cpu_relax();
460
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
461
	drv_data->rx += 2;
462 463 464 465 466 467
}

static void u16_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->tx < drv_data->tx_end) {
468
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
469
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
470
			cpu_relax();
471
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
472
			cpu_relax();
473
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
474 475 476 477 478 479 480 481 482 483
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

static void u16_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
484
		cs_active(drv_data, chip);
485

486
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
487
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
488
			cpu_relax();
489
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
490
			cpu_relax();
491
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
492

493
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
494

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

/* test if ther is more transfer to be done */
static void *next_transfer(struct driver_data *drv_data)
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
		    list_entry(trans->transfer_list.next,
			       struct spi_transfer, transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/*
 * caller already set message->status;
 * dma and pio irqs are blocked give finished message back
 */
static void giveback(struct driver_data *drv_data)
{
522
	struct chip_data *chip = drv_data->cur_chip;
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	struct spi_transfer *last_transfer;
	unsigned long flags;
	struct spi_message *msg;

	spin_lock_irqsave(&drv_data->lock, flags);
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	queue_work(drv_data->workqueue, &drv_data->pump_messages);
	spin_unlock_irqrestore(&drv_data->lock, flags);

	last_transfer = list_entry(msg->transfers.prev,
				   struct spi_transfer, transfer_list);

	msg->state = NULL;

	/* disable chip select signal. And not stop spi in autobuffer mode */
	if (drv_data->tx_dma != 0xFFFF) {
542
		cs_deactive(drv_data, chip);
543 544 545
		bfin_spi_disable(drv_data);
	}

546
	if (!drv_data->cs_change)
547
		cs_deactive(drv_data, chip);
548

549 550 551 552
	if (msg->complete)
		msg->complete(msg->context);
}

553
static irqreturn_t dma_irq_handler(int irq, void *dev_id)
554
{
555
	struct driver_data *drv_data = dev_id;
556
	struct chip_data *chip = drv_data->cur_chip;
557
	struct spi_message *msg = drv_data->cur_msg;
558

559
	dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
560
	clear_dma_irqstat(drv_data->dma_channel);
561

562
	/* Wait for DMA to complete */
563
	while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
564
		cpu_relax();
565

566
	/*
567 568 569 570
	 * wait for the last transaction shifted out.  HRM states:
	 * at this point there may still be data in the SPI DMA FIFO waiting
	 * to be transmitted ... software needs to poll TXS in the SPI_STAT
	 * register until it goes low for 2 successive reads
571 572
	 */
	if (drv_data->tx != NULL) {
573 574
		while ((read_STAT(drv_data) & TXS) ||
		       (read_STAT(drv_data) & TXS))
575
			cpu_relax();
576 577
	}

578
	while (!(read_STAT(drv_data) & SPIF))
579
		cpu_relax();
580 581 582

	msg->actual_length += drv_data->len_in_bytes;

583
	if (drv_data->cs_change)
584
		cs_deactive(drv_data, chip);
585

586 587 588 589 590 591 592
	/* Move to next transfer */
	msg->state = next_transfer(drv_data);

	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);

	/* free the irq handler before next transfer */
593 594
	dev_dbg(&drv_data->pdev->dev,
		"disable dma channel irq%d\n",
595 596
		drv_data->dma_channel);
	dma_disable_irq(drv_data->dma_channel);
597 598 599 600 601 602 603 604 605 606 607

	return IRQ_HANDLED;
}

static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
608 609
	u8 width;
	u16 cr, dma_width, dma_config;
610
	u32 tranf_success = 1;
611
	u8 full_duplex = 0;
612 613 614 615 616

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;
617

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	/*
	 * if msg is error or done, report it back using complete() callback
	 */

	 /* Handle for abort */
	if (message->state == ERROR_STATE) {
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
		message->status = 0;
		giveback(drv_data);
		return;
	}

	/* Delay if requested at end of transfer */
	if (message->state == RUNNING_STATE) {
		previous = list_entry(transfer->transfer_list.prev,
				      struct spi_transfer, transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
	}

	/* Setup the transfer state based on the type of transfer */
	if (flush(drv_data) == 0) {
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	if (transfer->tx_buf != NULL) {
		drv_data->tx = (void *)transfer->tx_buf;
		drv_data->tx_end = drv_data->tx + transfer->len;
655 656
		dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
			transfer->tx_buf, drv_data->tx_end);
657 658 659 660 661
	} else {
		drv_data->tx = NULL;
	}

	if (transfer->rx_buf != NULL) {
662
		full_duplex = transfer->tx_buf != NULL;
663 664
		drv_data->rx = transfer->rx_buf;
		drv_data->rx_end = drv_data->rx + transfer->len;
665 666
		dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
			transfer->rx_buf, drv_data->rx_end);
667 668 669 670 671 672 673
	} else {
		drv_data->rx = NULL;
	}

	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
	drv_data->len_in_bytes = transfer->len;
674
	drv_data->cs_change = transfer->cs_change;
675

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
	/* Bits per word setup */
	switch (transfer->bits_per_word) {
	case 8:
		drv_data->n_bytes = 1;
		width = CFG_SPI_WORDSIZE8;
		drv_data->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		drv_data->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		drv_data->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		drv_data->n_bytes = 2;
		width = CFG_SPI_WORDSIZE16;
		drv_data->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		drv_data->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		drv_data->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		/* No change, the same as default setting */
		drv_data->n_bytes = chip->n_bytes;
		width = chip->width;
		drv_data->write = drv_data->tx ? chip->write : null_writer;
		drv_data->read = drv_data->rx ? chip->read : null_reader;
		drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
		break;
	}
	cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
	cr |= (width << 8);
	write_CTRL(drv_data, cr);

713 714 715 716 717
	if (width == CFG_SPI_WORDSIZE16) {
		drv_data->len = (transfer->len) >> 1;
	} else {
		drv_data->len = transfer->len;
	}
M
Mike Frysinger 已提交
718 719
	dev_dbg(&drv_data->pdev->dev,
		"transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
B
Bryan Wu 已提交
720
		drv_data->write, chip->write, null_writer);
721 722 723 724 725

	/* speed and width has been set on per message */
	message->state = RUNNING_STATE;
	dma_config = 0;

726 727 728 729 730 731
	/* Speed setup (surely valid because already checked) */
	if (transfer->speed_hz)
		write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
	else
		write_BAUD(drv_data, chip->baud);

732 733 734
	write_STAT(drv_data, BIT_STAT_CLR);
	cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
	cs_active(drv_data, chip);
735

736 737 738
	dev_dbg(&drv_data->pdev->dev,
		"now pumping a transfer: width is %d, len is %d\n",
		width, transfer->len);
739 740 741 742 743 744

	/*
	 * Try to map dma buffer and do a dma transfer if
	 * successful use different way to r/w according to
	 * drv_data->cur_chip->enable_dma
	 */
745 746
	if (!full_duplex && drv_data->cur_chip->enable_dma
				&& drv_data->len > 6) {
747

748 749
		disable_dma(drv_data->dma_channel);
		clear_dma_irqstat(drv_data->dma_channel);
750
		bfin_spi_disable(drv_data);
751 752

		/* config dma channel */
753
		dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
754
		if (width == CFG_SPI_WORDSIZE16) {
755 756
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
			set_dma_x_modify(drv_data->dma_channel, 2);
757 758
			dma_width = WDSIZE_16;
		} else {
759 760
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
			set_dma_x_modify(drv_data->dma_channel, 1);
761 762 763
			dma_width = WDSIZE_8;
		}

S
Sonic Zhang 已提交
764
		/* poll for SPI completion before start */
765
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
766
			cpu_relax();
S
Sonic Zhang 已提交
767

768 769
		/* dirty hack for autobuffer DMA mode */
		if (drv_data->tx_dma == 0xFFFF) {
770 771
			dev_dbg(&drv_data->pdev->dev,
				"doing autobuffer DMA out.\n");
772 773 774 775

			/* no irq in autobuffer mode */
			dma_config =
			    (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
776 777
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
778
					(unsigned long)drv_data->tx);
779
			enable_dma(drv_data->dma_channel);
780

781 782 783 784 785 786 787
			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));

			/* just return here, there can only be one transfer
			 * in this mode
			 */
788 789 790 791 792 793 794 795
			message->status = 0;
			giveback(drv_data);
			return;
		}

		/* In dma mode, rx or tx must be NULL in one transfer */
		if (drv_data->rx != NULL) {
			/* set transfer mode, and enable SPI */
796
			dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
797 798

			/* clear tx reg soformer data is not shifted out */
799
			write_TDBR(drv_data, 0xFFFF);
800

801
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
802 803

			/* start dma */
804
			dma_enable_irq(drv_data->dma_channel);
805
			dma_config = (WNR | RESTART | dma_width | DI_EN);
806 807
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
808
					(unsigned long)drv_data->rx);
809
			enable_dma(drv_data->dma_channel);
810

811 812 813 814
			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));

815
		} else if (drv_data->tx != NULL) {
816
			dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
817 818

			/* start dma */
819
			dma_enable_irq(drv_data->dma_channel);
820
			dma_config = (RESTART | dma_width | DI_EN);
821 822
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
823
					(unsigned long)drv_data->tx);
824
			enable_dma(drv_data->dma_channel);
825 826 827 828

			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
829 830 831
		}
	} else {
		/* IO mode write then read */
832
		dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
833

834
		if (full_duplex) {
835 836 837
			/* full duplex mode */
			BUG_ON((drv_data->tx_end - drv_data->tx) !=
			       (drv_data->rx_end - drv_data->rx));
838 839
			dev_dbg(&drv_data->pdev->dev,
				"IO duplex: cr is 0x%x\n", cr);
840

841
			/* set SPI transfer mode */
842
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
843 844 845 846 847 848 849

			drv_data->duplex(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->tx != NULL) {
			/* write only half duplex */
B
Bryan Wu 已提交
850
			dev_dbg(&drv_data->pdev->dev,
851
				"IO write: cr is 0x%x\n", cr);
852

853
			/* set SPI transfer mode */
854
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
855 856 857 858 859 860 861

			drv_data->write(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->rx != NULL) {
			/* read only half duplex */
B
Bryan Wu 已提交
862
			dev_dbg(&drv_data->pdev->dev,
863
				"IO read: cr is 0x%x\n", cr);
864

865
			/* set SPI transfer mode */
866
			write_CTRL(drv_data, (cr | CFG_SPI_READ));
867 868 869 870 871 872 873

			drv_data->read(drv_data);
			if (drv_data->rx != drv_data->rx_end)
				tranf_success = 0;
		}

		if (!tranf_success) {
B
Bryan Wu 已提交
874
			dev_dbg(&drv_data->pdev->dev,
875
				"IO write error!\n");
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
			message->state = ERROR_STATE;
		} else {
			/* Update total byte transfered */
			message->actual_length += drv_data->len;

			/* Move to next transfer of this msg */
			message->state = next_transfer(drv_data);
		}

		/* Schedule next transfer tasklet */
		tasklet_schedule(&drv_data->pump_transfers);

	}
}

/* pop a msg from queue and kick off real transfer */
static void pump_messages(struct work_struct *work)
{
B
Bryan Wu 已提交
894
	struct driver_data *drv_data;
895 896
	unsigned long flags;

B
Bryan Wu 已提交
897 898
	drv_data = container_of(work, struct driver_data, pump_messages);

899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	/* Lock queue and check for queue work */
	spin_lock_irqsave(&drv_data->lock, flags);
	if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
		/* pumper kicked off but no work to do */
		drv_data->busy = 0;
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Make sure we are not already running a message */
	if (drv_data->cur_msg) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Extract head of queue */
	drv_data->cur_msg = list_entry(drv_data->queue.next,
				       struct spi_message, queue);
B
Bryan Wu 已提交
917 918 919

	/* Setup the SSP using the per chip configuration */
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
B
Bryan Wu 已提交
920
	restore_state(drv_data);
B
Bryan Wu 已提交
921

922 923 924 925 926 927 928
	list_del_init(&drv_data->cur_msg->queue);

	/* Initial message state */
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
					    struct spi_transfer, transfer_list);

B
Bryan Wu 已提交
929 930 931 932
	dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
		"state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
		drv_data->cur_chip->baud, drv_data->cur_chip->flag,
		drv_data->cur_chip->ctl_reg);
B
Bryan Wu 已提交
933 934

	dev_dbg(&drv_data->pdev->dev,
935 936
		"the first transfer len is %d\n",
		drv_data->cur_transfer->len);
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);

	drv_data->busy = 1;
	spin_unlock_irqrestore(&drv_data->lock, flags);
}

/*
 * got a msg to transfer, queue it in drv_data->queue.
 * And kick off message pumper
 */
static int transfer(struct spi_device *spi, struct spi_message *msg)
{
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_STOPPED) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -ESHUTDOWN;
	}

	msg->actual_length = 0;
	msg->status = -EINPROGRESS;
	msg->state = START_STATE;

965
	dev_dbg(&spi->dev, "adding an msg in transfer() \n");
966 967 968 969 970 971 972 973 974 975
	list_add_tail(&msg->queue, &drv_data->queue);

	if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
		queue_work(drv_data->workqueue, &drv_data->pump_messages);

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return 0;
}

976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
#define MAX_SPI_SSEL	7

static u16 ssel[3][MAX_SPI_SSEL] = {
	{P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
	P_SPI0_SSEL4, P_SPI0_SSEL5,
	P_SPI0_SSEL6, P_SPI0_SSEL7},

	{P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
	P_SPI1_SSEL4, P_SPI1_SSEL5,
	P_SPI1_SSEL6, P_SPI1_SSEL7},

	{P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
	P_SPI2_SSEL4, P_SPI2_SSEL5,
	P_SPI2_SSEL6, P_SPI2_SSEL7},
};

992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
/* first setup for new devices */
static int setup(struct spi_device *spi)
{
	struct bfin5xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	u8 spi_flg;

	/* Abort device setup if requested features are not supported */
	if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
		dev_err(&spi->dev, "requested mode not fully supported\n");
		return -EINVAL;
	}

	/* Zero (the default) here means 8 bits */
	if (!spi->bits_per_word)
		spi->bits_per_word = 8;

	if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
		return -EINVAL;

	/* Only alloc (or use chip_info) on first setup */
	chip = spi_get_ctldata(spi);
	if (chip == NULL) {
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
		if (!chip)
			return -ENOMEM;

		chip->enable_dma = 0;
		chip_info = spi->controller_data;
	}

	/* chip_info isn't always needed */
	if (chip_info) {
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
		/* Make sure people stop trying to set fields via ctl_reg
		 * when they should actually be using common SPI framework.
		 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
		 * Not sure if a user actually needs/uses any of these,
		 * but let's assume (for now) they do.
		 */
		if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
			dev_err(&spi->dev, "do not set bits in ctl_reg "
				"that the SPI framework manages\n");
			return -EINVAL;
		}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		chip->enable_dma = chip_info->enable_dma != 0
		    && drv_data->master_info->enable_dma;
		chip->ctl_reg = chip_info->ctl_reg;
		chip->bits_per_word = chip_info->bits_per_word;
		chip->cs_change_per_word = chip_info->cs_change_per_word;
		chip->cs_chg_udelay = chip_info->cs_chg_udelay;
	}

	/* translate common spi framework into our register */
	if (spi->mode & SPI_CPOL)
		chip->ctl_reg |= CPOL;
	if (spi->mode & SPI_CPHA)
		chip->ctl_reg |= CPHA;
	if (spi->mode & SPI_LSB_FIRST)
		chip->ctl_reg |= LSBF;
	/* we dont support running in slave mode (yet?) */
	chip->ctl_reg |= MSTR;

	/*
	 * if any one SPI chip is registered and wants DMA, request the
	 * DMA channel for it
	 */
1060
	if (chip->enable_dma && !drv_data->dma_requested) {
1061
		/* register dma irq handler */
1062
		if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
1063 1064
			dev_dbg(&spi->dev,
				"Unable to request BlackFin SPI DMA channel\n");
1065 1066
			return -ENODEV;
		}
1067 1068
		if (set_dma_callback(drv_data->dma_channel,
			(void *)dma_irq_handler, drv_data) < 0) {
1069
			dev_dbg(&spi->dev, "Unable to set dma callback\n");
1070 1071
			return -EPERM;
		}
1072 1073
		dma_disable_irq(drv_data->dma_channel);
		drv_data->dma_requested = 1;
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	}

	/*
	 * Notice: for blackfin, the speed_hz is the value of register
	 * SPI_BAUD, not the real baudrate
	 */
	chip->baud = hz_to_spi_baud(spi->max_speed_hz);
	spi_flg = ~(1 << (spi->chip_select));
	chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
	chip->chip_select_num = spi->chip_select;

	switch (chip->bits_per_word) {
	case 8:
		chip->n_bytes = 1;
		chip->width = CFG_SPI_WORDSIZE8;
		chip->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		chip->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		chip->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		chip->n_bytes = 2;
		chip->width = CFG_SPI_WORDSIZE16;
		chip->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		chip->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		chip->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		dev_err(&spi->dev, "%d bits_per_word is not supported\n",
				chip->bits_per_word);
		kfree(chip);
		return -ENODEV;
	}

1115
	dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
1116
			spi->modalias, chip->width, chip->enable_dma);
1117
	dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
1118 1119 1120 1121
			chip->ctl_reg, chip->flag);

	spi_set_ctldata(spi, chip);

1122 1123 1124 1125
	dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_request(ssel[spi->master->bus_num]
B
Bryan Wu 已提交
1126
			[chip->chip_select_num-1], spi->modalias);
1127

1128 1129
	cs_deactive(drv_data, chip);

1130 1131 1132 1133 1134 1135 1136
	return 0;
}

/*
 * callback for spi framework.
 * clean driver specific data
 */
1137
static void cleanup(struct spi_device *spi)
1138
{
1139
	struct chip_data *chip = spi_get_ctldata(spi);
1140

1141 1142 1143 1144 1145
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_free(ssel[spi->master->bus_num]
					[chip->chip_select_num-1]);

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	kfree(chip);
}

static inline int init_queue(struct driver_data *drv_data)
{
	INIT_LIST_HEAD(&drv_data->queue);
	spin_lock_init(&drv_data->lock);

	drv_data->run = QUEUE_STOPPED;
	drv_data->busy = 0;

	/* init transfer tasklet */
	tasklet_init(&drv_data->pump_transfers,
		     pump_transfers, (unsigned long)drv_data);

	/* init messages workqueue */
	INIT_WORK(&drv_data->pump_messages, pump_messages);
1163 1164
	drv_data->workqueue = create_singlethread_workqueue(
				dev_name(drv_data->master->dev.parent));
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	if (drv_data->workqueue == NULL)
		return -EBUSY;

	return 0;
}

static inline int start_queue(struct driver_data *drv_data)
{
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -EBUSY;
	}

	drv_data->run = QUEUE_RUNNING;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	spin_unlock_irqrestore(&drv_data->lock, flags);

	queue_work(drv_data->workqueue, &drv_data->pump_messages);

	return 0;
}

static inline int stop_queue(struct driver_data *drv_data)
{
	unsigned long flags;
	unsigned limit = 500;
	int status = 0;

	spin_lock_irqsave(&drv_data->lock, flags);

	/*
	 * This is a bit lame, but is optimized for the common execution path.
	 * A wait_queue on the drv_data->busy could be used, but then the common
	 * execution path (pump_messages) would be required to call wake_up or
	 * friends on every SPI message. Do this instead
	 */
	drv_data->run = QUEUE_STOPPED;
	while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		msleep(10);
		spin_lock_irqsave(&drv_data->lock, flags);
	}

	if (!list_empty(&drv_data->queue) || drv_data->busy)
		status = -EBUSY;

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return status;
}

static inline int destroy_queue(struct driver_data *drv_data)
{
	int status;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	destroy_workqueue(drv_data->workqueue);

	return 0;
}

static int __init bfin5xx_spi_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct bfin5xx_spi_master *platform_info;
	struct spi_master *master;
	struct driver_data *drv_data = 0;
1241
	struct resource *res;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	int status = 0;

	platform_info = dev->platform_data;

	/* Allocate master with space for drv_data */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
		dev_err(&pdev->dev, "can not alloc spi_master\n");
		return -ENOMEM;
	}
B
Bryan Wu 已提交
1252

1253 1254 1255 1256
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;
1257
	drv_data->pin_req = platform_info->pin_req;
1258 1259 1260 1261 1262 1263 1264

	master->bus_num = pdev->id;
	master->num_chipselect = platform_info->num_chipselect;
	master->cleanup = cleanup;
	master->setup = setup;
	master->transfer = transfer;

1265 1266 1267 1268 1269 1270 1271 1272
	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "Cannot get IORESOURCE_MEM\n");
		status = -ENOENT;
		goto out_error_get_res;
	}

1273 1274
	drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
	if (drv_data->regs_base == NULL) {
1275 1276 1277 1278 1279
		dev_err(dev, "Cannot map IO\n");
		status = -ENXIO;
		goto out_error_ioremap;
	}

1280 1281
	drv_data->dma_channel = platform_get_irq(pdev, 0);
	if (drv_data->dma_channel < 0) {
1282 1283 1284 1285 1286
		dev_err(dev, "No DMA channel specified\n");
		status = -ENOENT;
		goto out_error_no_dma_ch;
	}

1287 1288 1289
	/* Initial and start queue */
	status = init_queue(drv_data);
	if (status != 0) {
1290
		dev_err(dev, "problem initializing queue\n");
1291 1292
		goto out_error_queue_alloc;
	}
1293

1294 1295
	status = start_queue(drv_data);
	if (status != 0) {
1296
		dev_err(dev, "problem starting queue\n");
1297 1298 1299
		goto out_error_queue_alloc;
	}

1300 1301 1302 1303 1304 1305
	status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
	if (status != 0) {
		dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
		goto out_error_queue_alloc;
	}

1306 1307 1308 1309
	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
1310
		dev_err(dev, "problem registering spi master\n");
1311 1312
		goto out_error_queue_alloc;
	}
1313

1314
	dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
1315 1316
		DRV_DESC, DRV_VERSION, drv_data->regs_base,
		drv_data->dma_channel);
1317 1318
	return status;

1319
out_error_queue_alloc:
1320
	destroy_queue(drv_data);
1321
out_error_no_dma_ch:
1322
	iounmap((void *) drv_data->regs_base);
1323 1324
out_error_ioremap:
out_error_get_res:
1325
	spi_master_put(master);
1326

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	return status;
}

/* stop hardware and remove the driver */
static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	if (!drv_data)
		return 0;

	/* Remove the queue */
	status = destroy_queue(drv_data);
	if (status != 0)
		return status;

	/* Disable the SSP at the peripheral and SOC level */
	bfin_spi_disable(drv_data);

	/* Release DMA */
	if (drv_data->master_info->enable_dma) {
1349 1350
		if (dma_channel_active(drv_data->dma_channel))
			free_dma(drv_data->dma_channel);
1351 1352 1353 1354 1355
	}

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

1356
	peripheral_free_list(drv_data->pin_req);
1357

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	/* Prevent double remove */
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	/* stop hardware */
	bfin_spi_disable(drv_data);

	return 0;
}

static int bfin5xx_spi_resume(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	/* Enable the SPI interface */
	bfin_spi_enable(drv_data);

	/* Start the queue running */
	status = start_queue(drv_data);
	if (status != 0) {
		dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
		return status;
	}

	return 0;
}
#else
#define bfin5xx_spi_suspend NULL
#define bfin5xx_spi_resume NULL
#endif				/* CONFIG_PM */

1402
MODULE_ALIAS("platform:bfin-spi");
1403
static struct platform_driver bfin5xx_spi_driver = {
1404
	.driver	= {
1405
		.name	= DRV_NAME,
1406 1407 1408 1409 1410
		.owner	= THIS_MODULE,
	},
	.suspend	= bfin5xx_spi_suspend,
	.resume		= bfin5xx_spi_resume,
	.remove		= __devexit_p(bfin5xx_spi_remove),
1411 1412 1413 1414
};

static int __init bfin5xx_spi_init(void)
{
1415
	return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
1416 1417 1418 1419 1420 1421 1422 1423
}
module_init(bfin5xx_spi_init);

static void __exit bfin5xx_spi_exit(void)
{
	platform_driver_unregister(&bfin5xx_spi_driver);
}
module_exit(bfin5xx_spi_exit);