e1000.h 18.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/* Intel PRO/1000 Linux driver
 * Copyright(c) 1999 - 2014 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * Linux NICS <linux.nics@intel.com>
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 */
21 22 23 24 25 26

/* Linux PRO/1000 Ethernet Driver main header file */

#ifndef _E1000_H_
#define _E1000_H_

J
Jeff Kirsher 已提交
27
#include <linux/bitops.h>
28 29 30 31 32
#include <linux/types.h>
#include <linux/timer.h>
#include <linux/workqueue.h>
#include <linux/io.h>
#include <linux/netdevice.h>
B
Bruce Allan 已提交
33
#include <linux/pci.h>
34
#include <linux/pci-aspm.h>
35
#include <linux/crc32.h>
J
Jeff Kirsher 已提交
36
#include <linux/if_vlan.h>
37 38
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
39 40
#include <linux/ptp_clock_kernel.h>
#include <linux/ptp_classify.h>
41
#include <linux/mii.h>
42
#include <linux/mdio.h>
43 44 45 46
#include "hw.h"

struct e1000_info;

47
#define e_dbg(format, arg...) \
48
	netdev_dbg(hw->adapter->netdev, format, ## arg)
49
#define e_err(format, arg...) \
50
	netdev_err(adapter->netdev, format, ## arg)
51
#define e_info(format, arg...) \
52
	netdev_info(adapter->netdev, format, ## arg)
53
#define e_warn(format, arg...) \
54
	netdev_warn(adapter->netdev, format, ## arg)
55
#define e_notice(format, arg...) \
56
	netdev_notice(adapter->netdev, format, ## arg)
57

58
/* Interrupt modes, as used by the IntMode parameter */
59 60 61 62
#define E1000E_INT_MODE_LEGACY		0
#define E1000E_INT_MODE_MSI		1
#define E1000E_INT_MODE_MSIX		2

63
/* Tx/Rx descriptor defines */
64 65
#define E1000_DEFAULT_TXD		256
#define E1000_MAX_TXD			4096
A
Auke Kok 已提交
66
#define E1000_MIN_TXD			64
67 68 69

#define E1000_DEFAULT_RXD		256
#define E1000_MAX_RXD			4096
A
Auke Kok 已提交
70
#define E1000_MIN_RXD			64
71

72 73 74
#define E1000_MIN_ITR_USECS		10 /* 100000 irq/sec */
#define E1000_MAX_ITR_USECS		10000 /* 100    irq/sec */

75 76 77 78 79 80 81 82 83 84 85
#define E1000_FC_PAUSE_TIME		0x0680 /* 858 usec */

/* How many Tx Descriptors do we need to call netif_wake_queue ? */
/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define E1000_RX_BUFFER_WRITE		16 /* Must be power of 2 */

#define AUTO_ALL_MODES			0
#define E1000_EEPROM_APME		0x0400

#define E1000_MNG_VLAN_NONE		(-1)

86 87
#define DEFAULT_JUMBO			9234

88 89 90
/* Time to wait before putting the device into D3 if there's no link (in ms). */
#define LINK_TIMEOUT		100

B
Bruce Allan 已提交
91
/* Count for polling __E1000_RESET condition every 10-20msec.
92 93 94 95
 * Experimentation has shown the reset can take approximately 210msec.
 */
#define E1000_CHECK_RESET_COUNT		25

96 97 98 99 100
#define DEFAULT_RDTR			0
#define DEFAULT_RADV			8
#define BURST_RDTR			0x20
#define BURST_RADV			0x20

B
Bruce Allan 已提交
101
/* in the case of WTHRESH, it appears at least the 82571/2 hardware
102
 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
103 104
 * WTHRESH=4, so a setting of 5 gives the most efficient bus
 * utilization but to avoid possible Tx stalls, set it to 1
105 106 107 108
 */
#define E1000_TXDCTL_DMA_BURST_ENABLE                          \
	(E1000_TXDCTL_GRAN | /* set descriptor granularity */  \
	 E1000_TXDCTL_COUNT_DESC |                             \
109
	 (1 << 16) | /* wthresh must be +1 more than desired */\
110 111 112 113 114 115 116 117 118 119 120 121
	 (1 << 8)  | /* hthresh */                             \
	 0x1f)       /* pthresh */

#define E1000_RXDCTL_DMA_BURST_ENABLE                          \
	(0x01000000 | /* set descriptor granularity */         \
	 (4 << 16)  | /* set writeback threshold    */         \
	 (4 << 8)   | /* set prefetch threshold     */         \
	 0x20)        /* set hthresh                */

#define E1000_TIDV_FPD (1 << 31)
#define E1000_RDTR_FPD (1 << 31)

122 123 124 125
enum e1000_boards {
	board_82571,
	board_82572,
	board_82573,
126
	board_82574,
127
	board_82583,
128 129 130
	board_80003es2lan,
	board_ich8lan,
	board_ich9lan,
131
	board_ich10lan,
132
	board_pchlan,
133
	board_pch2lan,
B
Bruce Allan 已提交
134
	board_pch_lpt,
135 136 137 138 139 140 141
};

struct e1000_ps_page {
	struct page *page;
	u64 dma; /* must be u64 - written to hw */
};

B
Bruce Allan 已提交
142
/* wrappers around a pointer to a socket buffer,
143 144 145 146 147 148
 * so a DMA handle can be stored along with the buffer
 */
struct e1000_buffer {
	dma_addr_t dma;
	struct sk_buff *skb;
	union {
149
		/* Tx */
150 151 152 153
		struct {
			unsigned long time_stamp;
			u16 length;
			u16 next_to_watch;
154 155
			unsigned int segs;
			unsigned int bytecount;
156
			u16 mapped_as_page;
157
		};
158
		/* Rx */
159 160 161 162 163
		struct {
			/* arrays of page information for packet split */
			struct e1000_ps_page *ps_pages;
			struct page *page;
		};
164 165 166 167
	};
};

struct e1000_ring {
168
	struct e1000_adapter *adapter;	/* back pointer to adapter */
169 170 171 172 173 174 175 176
	void *desc;			/* pointer to ring memory  */
	dma_addr_t dma;			/* phys address of ring    */
	unsigned int size;		/* length of ring in bytes */
	unsigned int count;		/* number of desc. in ring */

	u16 next_to_use;
	u16 next_to_clean;

177 178
	void __iomem *head;
	void __iomem *tail;
179 180 181 182

	/* array of buffer information structs */
	struct e1000_buffer *buffer_info;

183 184 185
	char name[IFNAMSIZ + 5];
	u32 ims_val;
	u32 itr_val;
186
	void __iomem *itr_register;
187 188
	int set_itr;

189 190 191
	struct sk_buff *rx_skb_top;
};

192 193 194 195 196 197 198 199 200 201 202 203
/* PHY register snapshot values */
struct e1000_phy_regs {
	u16 bmcr;		/* basic mode control register    */
	u16 bmsr;		/* basic mode status register     */
	u16 advertise;		/* auto-negotiation advertisement */
	u16 lpa;		/* link partner ability register  */
	u16 expansion;		/* auto-negotiation expansion reg */
	u16 ctrl1000;		/* 1000BASE-T control register    */
	u16 stat1000;		/* 1000BASE-T status register     */
	u16 estatus;		/* extended status register       */
};

204 205 206 207 208 209 210 211 212 213 214
/* board specific private data structure */
struct e1000_adapter {
	struct timer_list watchdog_timer;
	struct timer_list phy_info_timer;
	struct timer_list blink_timer;

	struct work_struct reset_task;
	struct work_struct watchdog_task;

	const struct e1000_info *ei;

J
Jeff Kirsher 已提交
215
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
216 217 218 219 220
	u32 bd_number;
	u32 rx_buffer_len;
	u16 mng_vlan_id;
	u16 link_speed;
	u16 link_duplex;
221
	u16 eeprom_vers;
222 223 224 225 226 227 228 229 230 231

	/* track device up/down/testing state */
	unsigned long state;

	/* Interrupt Throttle Rate */
	u32 itr;
	u32 itr_setting;
	u16 tx_itr;
	u16 rx_itr;

232 233
	/* Tx - one ring per active queue */
	struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
234
	u32 tx_fifo_limit;
235 236 237

	struct napi_struct napi;

238 239
	unsigned int uncorr_errors;	/* uncorrectable ECC errors */
	unsigned int corr_errors;	/* correctable ECC errors */
240 241 242 243
	unsigned int restart_queue;
	u32 txd_cmd;

	bool detect_tx_hung;
244
	bool tx_hang_recheck;
245 246 247 248 249 250 251 252 253 254
	u8 tx_timeout_factor;

	u32 tx_int_delay;
	u32 tx_abs_int_delay;

	unsigned int total_tx_bytes;
	unsigned int total_tx_packets;
	unsigned int total_rx_bytes;
	unsigned int total_rx_packets;

255
	/* Tx stats */
256 257
	u64 tpt_old;
	u64 colc_old;
258 259
	u32 gotc;
	u64 gotc_old;
260 261 262 263 264 265
	u32 tx_timeout_count;
	u32 tx_fifo_head;
	u32 tx_head_addr;
	u32 tx_fifo_size;
	u32 tx_dma_failed;

B
Bruce Allan 已提交
266
	/* Rx */
267 268 269 270
	bool (*clean_rx) (struct e1000_ring *ring, int *work_done,
			  int work_to_do) ____cacheline_aligned_in_smp;
	void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count,
			      gfp_t gfp);
271 272 273 274 275
	struct e1000_ring *rx_ring;

	u32 rx_int_delay;
	u32 rx_abs_int_delay;

276
	/* Rx stats */
277 278 279
	u64 hw_csum_err;
	u64 hw_csum_good;
	u64 rx_hdr_split;
280 281
	u32 gorc;
	u64 gorc_old;
282 283
	u32 alloc_rx_buff_failed;
	u32 rx_dma_failed;
284
	u32 rx_hwtstamp_cleared;
285 286 287

	unsigned int rx_ps_pages;
	u16 rx_ps_bsize0;
288 289
	u32 max_frame_size;
	u32 min_frame_size;
290 291 292 293 294 295 296 297

	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

	/* structs defined in e1000_hw.h */
	struct e1000_hw hw;

298
	spinlock_t stats64_lock;	/* protects statistics counters */
299 300 301 302
	struct e1000_hw_stats stats;
	struct e1000_phy_info phy_info;
	struct e1000_phy_stats phy_stats;

303 304 305
	/* Snapshot of PHY registers */
	struct e1000_phy_regs phy_regs;

306 307 308 309 310
	struct e1000_ring test_tx_ring;
	struct e1000_ring test_rx_ring;
	u32 test_icr;

	u32 msg_enable;
311
	unsigned int num_vectors;
312 313 314
	struct msix_entry *msix_entries;
	int int_mode;
	u32 eiac_mask;
315 316 317 318

	u32 eeprom_wol;
	u32 wol;
	u32 pba;
319
	u32 max_hw_frame_size;
320

321
	bool fc_autoneg;
322 323

	unsigned int flags;
J
Jeff Kirsher 已提交
324
	unsigned int flags2;
325 326
	struct work_struct downshift_task;
	struct work_struct update_phy_task;
327
	struct work_struct print_hang_task;
328 329

	bool idle_check;
330
	int phy_hang_count;
331 332 333

	u16 tx_ring_count;
	u16 rx_ring_count;
334 335 336 337 338 339 340 341

	struct hwtstamp_config hwtstamp_config;
	struct delayed_work systim_overflow_work;
	struct sk_buff *tx_hwtstamp_skb;
	struct work_struct tx_hwtstamp_work;
	spinlock_t systim_lock;	/* protects SYSTIML/H regsters */
	struct cyclecounter cc;
	struct timecounter tc;
342 343
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_clock_info;
344 345

	u16 eee_advert;
346 347 348 349 350
};

struct e1000_info {
	enum e1000_mac_type	mac;
	unsigned int		flags;
351
	unsigned int		flags2;
352
	u32			pba;
353
	u32			max_hw_frame_size;
J
Jeff Kirsher 已提交
354
	s32			(*get_variants)(struct e1000_adapter *);
J
Jeff Kirsher 已提交
355 356 357
	const struct e1000_mac_operations *mac_ops;
	const struct e1000_phy_operations *phy_ops;
	const struct e1000_nvm_operations *nvm_ops;
358 359
};

360 361
s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
/* The system time is maintained by a 64-bit counter comprised of the 32-bit
 * SYSTIMH and SYSTIML registers.  How the counter increments (and therefore
 * its resolution) is based on the contents of the TIMINCA register - it
 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
 * For the best accuracy, the incperiod should be as small as possible.  The
 * incvalue is scaled by a factor as large as possible (while still fitting
 * in bits 23:0) so that relatively small clock corrections can be made.
 *
 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
 * bits to count nanoseconds leaving the rest for fractional nonseconds.
 */
#define INCVALUE_96MHz		125
#define INCVALUE_SHIFT_96MHz	17
#define INCPERIOD_SHIFT_96MHz	2
#define INCPERIOD_96MHz		(12 >> INCPERIOD_SHIFT_96MHz)

#define INCVALUE_25MHz		40
#define INCVALUE_SHIFT_25MHz	18
#define INCPERIOD_25MHz		1

/* Another drawback of scaling the incvalue by a large factor is the
 * 64-bit SYSTIM register overflows more quickly.  This is dealt with
 * by simply reading the clock before it overflows.
 *
 * Clock	ns bits	Overflows after
 * ~~~~~~	~~~~~~~	~~~~~~~~~~~~~~~
 * 96MHz	47-bit	2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
 * 25MHz	46-bit	2^46 / 10^9 / 3600 = 19.55 hours
 */
#define E1000_SYSTIM_OVERFLOW_PERIOD	(HZ * 60 * 60 * 4)

394 395 396 397 398
/* hardware capability, feature, and workaround flags */
#define FLAG_HAS_AMT                      (1 << 0)
#define FLAG_HAS_FLASH                    (1 << 1)
#define FLAG_HAS_HW_VLAN_FILTER           (1 << 2)
#define FLAG_HAS_WOL                      (1 << 3)
399
/* reserved bit4 */
400 401 402
#define FLAG_HAS_CTRLEXT_ON_LOAD          (1 << 5)
#define FLAG_HAS_SWSM_ON_LOAD             (1 << 6)
#define FLAG_HAS_JUMBO_FRAMES             (1 << 7)
403
#define FLAG_READ_ONLY_NVM                (1 << 8)
404
#define FLAG_IS_ICH                       (1 << 9)
405
#define FLAG_HAS_MSIX                     (1 << 10)
406 407 408
#define FLAG_HAS_SMART_POWER_DOWN         (1 << 11)
#define FLAG_IS_QUAD_PORT_A               (1 << 12)
#define FLAG_IS_QUAD_PORT                 (1 << 13)
409
#define FLAG_HAS_HW_TIMESTAMP             (1 << 14)
410 411 412 413 414 415 416 417 418 419 420 421 422
#define FLAG_APME_IN_WUC                  (1 << 15)
#define FLAG_APME_IN_CTRL3                (1 << 16)
#define FLAG_APME_CHECK_PORT_B            (1 << 17)
#define FLAG_DISABLE_FC_PAUSE_TIME        (1 << 18)
#define FLAG_NO_WAKE_UCAST                (1 << 19)
#define FLAG_MNG_PT_ENABLED               (1 << 20)
#define FLAG_RESET_OVERWRITES_LAA         (1 << 21)
#define FLAG_TARC_SPEED_MODE_BIT          (1 << 22)
#define FLAG_TARC_SET_BIT_ZERO            (1 << 23)
#define FLAG_RX_NEEDS_RESTART             (1 << 24)
#define FLAG_LSC_GIG_SPEED_DROP           (1 << 25)
#define FLAG_SMART_POWER_DOWN             (1 << 26)
#define FLAG_MSI_ENABLED                  (1 << 27)
423
/* reserved (1 << 28) */
424
#define FLAG_TSO_FORCE                    (1 << 29)
425
#define FLAG_RESTART_NOW                  (1 << 30)
426
#define FLAG_MSI_TEST_FAILED              (1 << 31)
427

J
Jeff Kirsher 已提交
428
#define FLAG2_CRC_STRIPPING               (1 << 0)
429
#define FLAG2_HAS_PHY_WAKEUP              (1 << 1)
430
#define FLAG2_IS_DISCARDING               (1 << 2)
431
#define FLAG2_DISABLE_ASPM_L1             (1 << 3)
432
#define FLAG2_HAS_PHY_STATS               (1 << 4)
433
#define FLAG2_HAS_EEE                     (1 << 5)
434
#define FLAG2_DMA_BURST                   (1 << 6)
435
#define FLAG2_DISABLE_ASPM_L0S            (1 << 7)
436
#define FLAG2_DISABLE_AIM                 (1 << 8)
437
#define FLAG2_CHECK_PHY_HANG              (1 << 9)
438
#define FLAG2_NO_DISABLE_RX               (1 << 10)
439
#define FLAG2_PCIM2PCI_ARBITER_WA         (1 << 11)
B
Ben Greear 已提交
440
#define FLAG2_DFLT_CRC_STRIPPING          (1 << 12)
441
#define FLAG2_CHECK_RX_HWTSTAMP           (1 << 13)
J
Jeff Kirsher 已提交
442

443 444
#define E1000_RX_DESC_PS(R, i)	    \
	(&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
445 446
#define E1000_RX_DESC_EXT(R, i)	    \
	(&(((union e1000_rx_desc_extended *)((R).desc))[i]))
447 448 449 450 451 452 453
#define E1000_GET_DESC(R, i, type)	(&(((struct type *)((R).desc))[i]))
#define E1000_TX_DESC(R, i)		E1000_GET_DESC(R, i, e1000_tx_desc)
#define E1000_CONTEXT_DESC(R, i)	E1000_GET_DESC(R, i, e1000_context_desc)

enum e1000_state_t {
	__E1000_TESTING,
	__E1000_RESETTING,
454
	__E1000_ACCESS_SHARED_RESOURCE,
455 456 457 458 459 460 461 462 463 464 465 466 467
	__E1000_DOWN
};

enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

extern char e1000e_driver_name[];
extern const char e1000e_driver_version[];

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
void e1000e_check_options(struct e1000_adapter *adapter);
void e1000e_set_ethtool_ops(struct net_device *netdev);

int e1000e_up(struct e1000_adapter *adapter);
void e1000e_down(struct e1000_adapter *adapter);
void e1000e_reinit_locked(struct e1000_adapter *adapter);
void e1000e_reset(struct e1000_adapter *adapter);
void e1000e_power_up_phy(struct e1000_adapter *adapter);
int e1000e_setup_rx_resources(struct e1000_ring *ring);
int e1000e_setup_tx_resources(struct e1000_ring *ring);
void e1000e_free_rx_resources(struct e1000_ring *ring);
void e1000e_free_tx_resources(struct e1000_ring *ring);
struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
					     struct rtnl_link_stats64 *stats);
void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
void e1000e_get_hw_control(struct e1000_adapter *adapter);
void e1000e_release_hw_control(struct e1000_adapter *adapter);
void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
487 488 489

extern unsigned int copybreak;

J
Jeff Kirsher 已提交
490 491 492 493 494 495 496 497 498 499
extern const struct e1000_info e1000_82571_info;
extern const struct e1000_info e1000_82572_info;
extern const struct e1000_info e1000_82573_info;
extern const struct e1000_info e1000_82574_info;
extern const struct e1000_info e1000_82583_info;
extern const struct e1000_info e1000_ich8_info;
extern const struct e1000_info e1000_ich9_info;
extern const struct e1000_info e1000_ich10_info;
extern const struct e1000_info e1000_pch_info;
extern const struct e1000_info e1000_pch2_info;
B
Bruce Allan 已提交
500
extern const struct e1000_info e1000_pch_lpt_info;
J
Jeff Kirsher 已提交
501
extern const struct e1000_info e1000_es2_info;
502

503 504
void e1000e_ptp_init(struct e1000_adapter *adapter);
void e1000e_ptp_remove(struct e1000_adapter *adapter);
505

506 507
static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
{
508
	return hw->phy.ops.reset(hw);
509 510 511 512
}

static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
{
513
	return hw->phy.ops.read_reg(hw, offset, data);
514 515
}

516 517 518 519 520
static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
{
	return hw->phy.ops.read_reg_locked(hw, offset, data);
}

521 522
static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
{
523
	return hw->phy.ops.write_reg(hw, offset, data);
524 525
}

526 527 528 529 530
static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
{
	return hw->phy.ops.write_reg_locked(hw, offset, data);
}

531
void e1000e_reload_nvm_generic(struct e1000_hw *hw);
532 533 534 535 536 537 538 539

static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
{
	if (hw->mac.ops.read_mac_addr)
		return hw->mac.ops.read_mac_addr(hw);

	return e1000_read_mac_addr_generic(hw);
}
540 541 542

static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
{
543
	return hw->nvm.ops.validate(hw);
544 545 546 547
}

static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
{
548
	return hw->nvm.ops.update(hw);
549 550
}

551 552
static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
				 u16 *data)
553
{
554
	return hw->nvm.ops.read(hw, offset, words, data);
555 556
}

557 558
static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
				  u16 *data)
559
{
560
	return hw->nvm.ops.write(hw, offset, words, data);
561 562 563 564
}

static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
{
565
	return hw->phy.ops.get_info(hw);
566 567 568 569 570 571 572
}

static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
{
	return readl(hw->hw_addr + reg);
}

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
#define er32(reg)	__er32(hw, E1000_##reg)

/**
 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
 * @hw: pointer to the HW structure
 *
 * When updating the MAC CSR registers, the Manageability Engine (ME) could
 * be accessing the registers at the same time.  Normally, this is handled in
 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
 * accesses later than it should which could result in the register to have
 * an incorrect value.  Workaround this by checking the FWSM register which
 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
 * and try again a number of times.
 **/
static inline s32 __ew32_prepare(struct e1000_hw *hw)
{
	s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;

	while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
592
		udelay(50);
593 594 595 596

	return i;
}

597 598
static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
{
599 600 601
	if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
		__ew32_prepare(hw);

602 603 604
	writel(val, hw->hw_addr + reg);
}

605 606 607 608 609 610 611 612 613 614
#define ew32(reg, val)	__ew32(hw, E1000_##reg, (val))

#define e1e_flush()	er32(STATUS)

#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
	(__ew32((a), (reg + ((offset) << 2)), (value)))

#define E1000_READ_REG_ARRAY(a, reg, offset) \
	(readl((a)->hw_addr + reg + ((offset) << 2)))

615
#endif /* _E1000_H_ */