micrel.c 20.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * drivers/net/phy/micrel.c
 *
 * Driver for Micrel PHYs
 *
 * Author: David J. Choi
 *
8
 * Copyright (c) 2010-2013 Micrel, Inc.
9
 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10 11 12 13 14 15
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
16 17 18 19 20 21 22
 * Support : Micrel Phys:
 *		Giga phys: ksz9021, ksz9031
 *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
 *			   ksz8021, ksz8031, ksz8051,
 *			   ksz8081, ksz8091,
 *			   ksz8061,
 *		Switch : ksz8873, ksz886x
23 24 25 26 27
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/phy.h>
28
#include <linux/micrel_phy.h>
29
#include <linux/of.h>
30
#include <linux/clk.h>
31

32 33
/* Operation Mode Strap Override */
#define MII_KSZPHY_OMSO				0x16
J
Johan Hovold 已提交
34 35 36
#define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
#define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
#define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
37

C
Choi, David 已提交
38 39
/* general Interrupt control/status reg in vendor specific block. */
#define MII_KSZPHY_INTCS			0x1B
J
Johan Hovold 已提交
40 41 42 43 44 45 46 47
#define	KSZPHY_INTCS_JABBER			BIT(15)
#define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
#define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
#define	KSZPHY_INTCS_PARELLEL			BIT(12)
#define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
#define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
#define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
#define	KSZPHY_INTCS_LINK_UP			BIT(8)
C
Choi, David 已提交
48 49 50
#define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
						KSZPHY_INTCS_LINK_DOWN)

51 52 53 54 55 56
/* PHY Control 1 */
#define	MII_KSZPHY_CTRL_1			0x1e

/* PHY Control 2 / PHY Control (if no PHY Control 1) */
#define	MII_KSZPHY_CTRL_2			0x1f
#define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
C
Choi, David 已提交
57
/* bitmap of PHY register to set interrupt mode */
J
Johan Hovold 已提交
58
#define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
59
#define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
C
Choi, David 已提交
60

61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* Write/read to/from extended registers */
#define MII_KSZPHY_EXTREG                       0x0b
#define KSZPHY_EXTREG_WRITE                     0x8000

#define MII_KSZPHY_EXTREG_WRITE                 0x0c
#define MII_KSZPHY_EXTREG_READ                  0x0d

/* Extended registers */
#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
#define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
#define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106

#define PS_TO_REG				200

75 76
struct kszphy_type {
	u32 led_mode_reg;
77
	u16 interrupt_level_mask;
78
	bool has_broadcast_disable;
79
	bool has_rmii_ref_clk_sel;
80 81 82 83
};

struct kszphy_priv {
	const struct kszphy_type *type;
84
	int led_mode;
85 86
	bool rmii_ref_clk_sel;
	bool rmii_ref_clk_sel_val;
87 88 89 90
};

static const struct kszphy_type ksz8021_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
91
	.has_broadcast_disable	= true,
92
	.has_rmii_ref_clk_sel	= true,
93 94 95 96 97 98 99 100 101 102 103 104
};

static const struct kszphy_type ksz8041_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_1,
};

static const struct kszphy_type ksz8051_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
};

static const struct kszphy_type ksz8081_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
105
	.has_broadcast_disable	= true,
106
	.has_rmii_ref_clk_sel	= true,
107 108
};

109 110 111 112 113 114 115 116
static const struct kszphy_type ks8737_type = {
	.interrupt_level_mask	= BIT(14),
};

static const struct kszphy_type ksz9021_type = {
	.interrupt_level_mask	= BIT(14),
};

117
static int kszphy_extended_write(struct phy_device *phydev,
118
				u32 regnum, u16 val)
119 120 121 122 123 124
{
	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
}

static int kszphy_extended_read(struct phy_device *phydev,
125
				u32 regnum)
126 127 128 129 130
{
	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
}

C
Choi, David 已提交
131 132 133 134 135 136 137 138 139 140 141 142
static int kszphy_ack_interrupt(struct phy_device *phydev)
{
	/* bit[7..0] int status, which is a read and clear register. */
	int rc;

	rc = phy_read(phydev, MII_KSZPHY_INTCS);

	return (rc < 0) ? rc : 0;
}

static int kszphy_config_intr(struct phy_device *phydev)
{
143 144 145
	const struct kszphy_type *type = phydev->drv->driver_data;
	int temp;
	u16 mask;
C
Choi, David 已提交
146

147 148 149 150
	if (type && type->interrupt_level_mask)
		mask = type->interrupt_level_mask;
	else
		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
C
Choi, David 已提交
151 152 153

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
154 155
	if (temp < 0)
		return temp;
156
	temp &= ~mask;
C
Choi, David 已提交
157 158
	phy_write(phydev, MII_KSZPHY_CTRL, temp);

159 160 161 162 163
	/* enable / disable interrupts */
	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
		temp = KSZPHY_INTCS_ALL;
	else
		temp = 0;
C
Choi, David 已提交
164

165
	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
C
Choi, David 已提交
166
}
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
{
	int ctrl;

	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
	if (ctrl < 0)
		return ctrl;

	if (val)
		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
	else
		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;

	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
}

184
static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
185
{
186
	int rc, temp, shift;
187

188 189 190 191 192 193 194 195 196 197 198
	switch (reg) {
	case MII_KSZPHY_CTRL_1:
		shift = 14;
		break;
	case MII_KSZPHY_CTRL_2:
		shift = 4;
		break;
	default:
		return -EINVAL;
	}

199
	temp = phy_read(phydev, reg);
200 201 202 203
	if (temp < 0) {
		rc = temp;
		goto out;
	}
204

205
	temp &= ~(3 << shift);
206 207
	temp |= val << shift;
	rc = phy_write(phydev, reg, temp);
208 209 210
out:
	if (rc < 0)
		dev_err(&phydev->dev, "failed to set led mode\n");
211

212
	return rc;
213 214
}

215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
/* Disable PHY address 0 as the broadcast address, so that it can be used as a
 * unique (non-broadcast) address on a shared bus.
 */
static int kszphy_broadcast_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
out:
	if (ret)
		dev_err(&phydev->dev, "failed to disable broadcast address\n");

	return ret;
}

234 235
static int kszphy_config_init(struct phy_device *phydev)
{
236 237
	struct kszphy_priv *priv = phydev->priv;
	const struct kszphy_type *type;
238
	int ret;
239

240 241 242 243 244
	if (!priv)
		return 0;

	type = priv->type;

245 246 247
	if (type->has_broadcast_disable)
		kszphy_broadcast_disable(phydev);

248 249 250 251 252 253 254 255
	if (priv->rmii_ref_clk_sel) {
		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
		if (ret) {
			dev_err(&phydev->dev, "failed to set rmii reference clock\n");
			return ret;
		}
	}

256 257
	if (priv->led_mode >= 0)
		kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
258 259

	return 0;
260 261
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static int ksz9021_load_values_from_of(struct phy_device *phydev,
				       struct device_node *of_node, u16 reg,
				       char *field1, char *field2,
				       char *field3, char *field4)
{
	int val1 = -1;
	int val2 = -2;
	int val3 = -3;
	int val4 = -4;
	int newval;
	int matches = 0;

	if (!of_property_read_u32(of_node, field1, &val1))
		matches++;

	if (!of_property_read_u32(of_node, field2, &val2))
		matches++;

	if (!of_property_read_u32(of_node, field3, &val3))
		matches++;

	if (!of_property_read_u32(of_node, field4, &val4))
		matches++;

	if (!matches)
		return 0;

	if (matches < 4)
		newval = kszphy_extended_read(phydev, reg);
	else
		newval = 0;

	if (val1 != -1)
		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);

297
	if (val2 != -2)
298 299
		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);

300
	if (val3 != -3)
301 302
		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);

303
	if (val4 != -4)
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);

	return kszphy_extended_write(phydev, reg, newval);
}

static int ksz9021_config_init(struct phy_device *phydev)
{
	struct device *dev = &phydev->dev;
	struct device_node *of_node = dev->of_node;

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_node) {
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
				    "txen-skew-ps", "txc-skew-ps",
				    "rxdv-skew-ps", "rxc-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_RX_DATA_PAD_SKEW,
				    "rxd0-skew-ps", "rxd1-skew-ps",
				    "rxd2-skew-ps", "rxd3-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_TX_DATA_PAD_SKEW,
				    "txd0-skew-ps", "txd1-skew-ps",
				    "txd2-skew-ps", "txd3-skew-ps");
	}
	return 0;
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
#define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
#define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
#define OP_DATA				1
#define KSZ9031_PS_TO_REG		60

/* Extended registers */
#define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
#define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
#define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
#define MII_KSZ9031RN_CLK_PAD_SKEW	8

static int ksz9031_extended_write(struct phy_device *phydev,
				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
}

static int ksz9031_extended_read(struct phy_device *phydev,
				 u8 mode, u32 dev_addr, u32 regnum)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
}

static int ksz9031_of_load_skew_values(struct phy_device *phydev,
				       struct device_node *of_node,
				       u16 reg, size_t field_sz,
				       char *field[], u8 numfields)
{
	int val[4] = {-1, -2, -3, -4};
	int matches = 0;
	u16 mask;
	u16 maxval;
	u16 newval;
	int i;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_u32(of_node, field[i], val + i))
			matches++;

	if (!matches)
		return 0;

	if (matches < numfields)
		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
					<< (field_sz * i));
		}

	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
}

static int ksz9031_config_init(struct phy_device *phydev)
{
	struct device *dev = &phydev->dev;
	struct device_node *of_node = dev->of_node;
	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
	char *rx_data_skews[4] = {
		"rxd0-skew-ps", "rxd1-skew-ps",
		"rxd2-skew-ps", "rxd3-skew-ps"
	};
	char *tx_data_skews[4] = {
		"txd0-skew-ps", "txd1-skew-ps",
		"txd2-skew-ps", "txd3-skew-ps"
	};
	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_node) {
		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
				clk_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
				control_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
				rx_data_skews, 4);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
				tx_data_skews, 4);
	}
	return 0;
}

438
#define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
J
Johan Hovold 已提交
439 440
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
441
static int ksz8873mll_read_status(struct phy_device *phydev)
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
{
	int regval;

	/* dummy read */
	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
		phydev->duplex = DUPLEX_HALF;
	else
		phydev->duplex = DUPLEX_FULL;

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
		phydev->speed = SPEED_10;
	else
		phydev->speed = SPEED_100;

	phydev->link = 1;
	phydev->pause = phydev->asym_pause = 0;

	return 0;
}

static int ksz8873mll_config_aneg(struct phy_device *phydev)
{
	return 0;
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
/* This routine returns -1 as an indication to the caller that the
 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
 * MMD extended PHY registers.
 */
static int
ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum)
{
	return -1;
}

/* This routine does nothing since the Micrel ksz9021 does not support
 * standard IEEE MMD extended PHY registers.
 */
static void
ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum, u32 val)
{
}

491 492 493
static int kszphy_probe(struct phy_device *phydev)
{
	const struct kszphy_type *type = phydev->drv->driver_data;
494
	struct device_node *np = phydev->dev.of_node;
495
	struct kszphy_priv *priv;
496
	struct clk *clk;
497
	int ret;
498 499 500 501 502 503 504 505 506

	priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;

	phydev->priv = priv;

	priv->type = type;

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
	if (type->led_mode_reg) {
		ret = of_property_read_u32(np, "micrel,led-mode",
				&priv->led_mode);
		if (ret)
			priv->led_mode = -1;

		if (priv->led_mode > 3) {
			dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
					priv->led_mode);
			priv->led_mode = -1;
		}
	} else {
		priv->led_mode = -1;
	}

522 523 524
	clk = devm_clk_get(&phydev->dev, "rmii-ref");
	if (!IS_ERR(clk)) {
		unsigned long rate = clk_get_rate(clk);
525
		bool rmii_ref_clk_sel_25_mhz;
526

527
		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
528 529
		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
				"micrel,rmii-reference-clock-select-25-mhz");
530

531
		if (rate > 24500000 && rate < 25500000) {
532
			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
533
		} else if (rate > 49500000 && rate < 50500000) {
534
			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
535 536 537 538 539 540
		} else {
			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
			return -EINVAL;
		}
	}

541 542 543 544 545 546 547
	/* Support legacy board-file configuration */
	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
		priv->rmii_ref_clk_sel = true;
		priv->rmii_ref_clk_sel_val = true;
	}

	return 0;
548 549
}

550 551
static struct phy_driver ksphy_driver[] = {
{
C
Choi, David 已提交
552 553 554 555 556
	.phy_id		= PHY_ID_KS8737,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KS8737",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
557
	.driver_data	= &ks8737_type,
C
Choi, David 已提交
558 559 560 561
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
562
	.config_intr	= kszphy_config_intr,
563 564
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
565
	.driver		= { .owner = THIS_MODULE,},
566 567 568
}, {
	.phy_id		= PHY_ID_KSZ8021,
	.phy_id_mask	= 0x00ffffff,
569
	.name		= "Micrel KSZ8021 or KSZ8031",
570 571 572
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
573
	.driver_data	= &ksz8021_type,
574
	.probe		= kszphy_probe,
575
	.config_init	= kszphy_config_init,
576 577 578 579
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
580 581
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
582
	.driver		= { .owner = THIS_MODULE,},
583 584 585 586 587 588 589
}, {
	.phy_id		= PHY_ID_KSZ8031,
	.phy_id_mask	= 0x00ffffff,
	.name		= "Micrel KSZ8031",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
590
	.driver_data	= &ksz8021_type,
591
	.probe		= kszphy_probe,
592
	.config_init	= kszphy_config_init,
593 594 595 596
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
597 598
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
599
	.driver		= { .owner = THIS_MODULE,},
600
}, {
601
	.phy_id		= PHY_ID_KSZ8041,
C
Choi, David 已提交
602
	.phy_id_mask	= 0x00fffff0,
603
	.name		= "Micrel KSZ8041",
C
Choi, David 已提交
604 605 606
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
607 608 609
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
610 611 612 613
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
614 615
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
616
	.driver		= { .owner = THIS_MODULE,},
617 618 619 620 621 622 623
}, {
	.phy_id		= PHY_ID_KSZ8041RNLI,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8041RNLI",
	.features	= PHY_BASIC_FEATURES |
			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
624 625 626
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
627 628 629 630 631 632 633
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
	.driver		= { .owner = THIS_MODULE,},
634
}, {
635
	.phy_id		= PHY_ID_KSZ8051,
636
	.phy_id_mask	= 0x00fffff0,
637
	.name		= "Micrel KSZ8051",
C
Choi, David 已提交
638 639 640
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
641 642
	.driver_data	= &ksz8051_type,
	.probe		= kszphy_probe,
643
	.config_init	= kszphy_config_init,
644 645
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
646 647
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
648 649
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
650
	.driver		= { .owner = THIS_MODULE,},
651
}, {
652 653
	.phy_id		= PHY_ID_KSZ8001,
	.name		= "Micrel KSZ8001 or KS8721",
654
	.phy_id_mask	= 0x00ffffff,
C
Choi, David 已提交
655 656
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
657 658 659
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
660 661
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
662 663
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
664 665
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
666
	.driver		= { .owner = THIS_MODULE,},
667 668 669 670 671 672
}, {
	.phy_id		= PHY_ID_KSZ8081,
	.name		= "Micrel KSZ8081 or KSZ8091",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
673 674
	.driver_data	= &ksz8081_type,
	.probe		= kszphy_probe,
675
	.config_init	= kszphy_config_init,
676 677 678 679
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
680 681
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
682 683 684 685 686 687 688 689 690 691 692 693
	.driver		= { .owner = THIS_MODULE,},
}, {
	.phy_id		= PHY_ID_KSZ8061,
	.name		= "Micrel KSZ8061",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
694 695
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
696
	.driver		= { .owner = THIS_MODULE,},
697
}, {
698
	.phy_id		= PHY_ID_KSZ9021,
699
	.phy_id_mask	= 0x000ffffe,
700
	.name		= "Micrel KSZ9021 Gigabit PHY",
701
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
C
Choi, David 已提交
702
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
703
	.driver_data	= &ksz9021_type,
704
	.config_init	= ksz9021_config_init,
705 706
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
707
	.ack_interrupt	= kszphy_ack_interrupt,
708
	.config_intr	= kszphy_config_intr,
709 710
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
711 712
	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
713
	.driver		= { .owner = THIS_MODULE, },
714 715 716 717
}, {
	.phy_id		= PHY_ID_KSZ9031,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ9031 Gigabit PHY",
718
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
719
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
720
	.driver_data	= &ksz9021_type,
721
	.config_init	= ksz9031_config_init,
722 723 724
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
725
	.config_intr	= kszphy_config_intr,
726 727
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
728
	.driver		= { .owner = THIS_MODULE, },
729 730 731 732 733 734 735 736 737
}, {
	.phy_id		= PHY_ID_KSZ8873MLL,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8873MLL Switch",
	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG,
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
738 739
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
740
	.driver		= { .owner = THIS_MODULE, },
741 742 743 744 745 746 747 748 749
}, {
	.phy_id		= PHY_ID_KSZ886X,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ886X Switch",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
750 751
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
752
	.driver		= { .owner = THIS_MODULE, },
753
} };
754

755
module_phy_driver(ksphy_driver);
756 757 758 759

MODULE_DESCRIPTION("Micrel PHY driver");
MODULE_AUTHOR("David J. Choi");
MODULE_LICENSE("GPL");
760

761
static struct mdio_device_id __maybe_unused micrel_tbl[] = {
762
	{ PHY_ID_KSZ9021, 0x000ffffe },
763
	{ PHY_ID_KSZ9031, 0x00fffff0 },
764
	{ PHY_ID_KSZ8001, 0x00ffffff },
C
Choi, David 已提交
765
	{ PHY_ID_KS8737, 0x00fffff0 },
766
	{ PHY_ID_KSZ8021, 0x00ffffff },
767
	{ PHY_ID_KSZ8031, 0x00ffffff },
768 769
	{ PHY_ID_KSZ8041, 0x00fffff0 },
	{ PHY_ID_KSZ8051, 0x00fffff0 },
770 771
	{ PHY_ID_KSZ8061, 0x00fffff0 },
	{ PHY_ID_KSZ8081, 0x00fffff0 },
772
	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
773
	{ PHY_ID_KSZ886X, 0x00fffff0 },
774 775 776 777
	{ }
};

MODULE_DEVICE_TABLE(mdio, micrel_tbl);