timer.c 8.1 KB
Newer Older
1
/*
2 3
 *
 * Copyright (C) 2007 Google, Inc.
4
 * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

17 18
#include <linux/clocksource.h>
#include <linux/clockchips.h>
19 20 21
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
22
#include <linux/io.h>
23 24 25
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
26
#include <linux/sched_clock.h>
27 28

#include <asm/mach/time.h>
29
#include <asm/localtimer.h>
S
Stephen Boyd 已提交
30

31
#include "common.h"
32

33 34 35 36 37 38 39 40 41
#define TIMER_MATCH_VAL			0x0000
#define TIMER_COUNT_VAL			0x0004
#define TIMER_ENABLE			0x0008
#define TIMER_ENABLE_CLR_ON_MATCH_EN	BIT(1)
#define TIMER_ENABLE_EN			BIT(0)
#define TIMER_CLEAR			0x000C
#define DGT_CLK_CTL			0x10
#define DGT_CLK_CTL_DIV_4		0x3
#define TIMER_STS_GPT0_CLR_PEND		BIT(10)
42 43

#define GPT_HZ 32768
J
Jeff Ohlstein 已提交
44

45
#define MSM_DGT_SHIFT 5
46

47
static void __iomem *event_base;
48
static void __iomem *sts_base;
49

50 51
static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
{
52
	struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
53 54
	/* Stop the timer tick */
	if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
55
		u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
56
		ctrl &= ~TIMER_ENABLE_EN;
57
		writel_relaxed(ctrl, event_base + TIMER_ENABLE);
58
	}
59 60 61 62 63 64 65
	evt->event_handler(evt);
	return IRQ_HANDLED;
}

static int msm_timer_set_next_event(unsigned long cycles,
				    struct clock_event_device *evt)
{
66
	u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
67

68 69 70 71
	ctrl &= ~TIMER_ENABLE_EN;
	writel_relaxed(ctrl, event_base + TIMER_ENABLE);

	writel_relaxed(ctrl, event_base + TIMER_CLEAR);
72
	writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
73 74 75 76 77

	if (sts_base)
		while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
			cpu_relax();

78
	writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
79 80 81 82 83 84
	return 0;
}

static void msm_timer_set_mode(enum clock_event_mode mode,
			      struct clock_event_device *evt)
{
85 86
	u32 ctrl;

87
	ctrl = readl_relaxed(event_base + TIMER_ENABLE);
88
	ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
89

90 91 92 93 94
	switch (mode) {
	case CLOCK_EVT_MODE_RESUME:
	case CLOCK_EVT_MODE_PERIODIC:
		break;
	case CLOCK_EVT_MODE_ONESHOT:
95
		/* Timer is enabled in set_next_event */
96 97 98 99 100
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		break;
	}
101
	writel_relaxed(ctrl, event_base + TIMER_ENABLE);
102 103
}

104 105 106 107 108 109 110 111 112 113
static struct clock_event_device msm_clockevent = {
	.name		= "gp_timer",
	.features	= CLOCK_EVT_FEAT_ONESHOT,
	.rating		= 200,
	.set_next_event	= msm_timer_set_next_event,
	.set_mode	= msm_timer_set_mode,
};

static union {
	struct clock_event_device *evt;
114
	struct clock_event_device * __percpu *percpu_evt;
115 116 117 118
} msm_evt;

static void __iomem *source_base;

S
Stephen Boyd 已提交
119
static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
120 121 122 123
{
	return readl_relaxed(source_base + TIMER_COUNT_VAL);
}

S
Stephen Boyd 已提交
124
static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
125 126 127 128 129
{
	/*
	 * Shift timer count down by a constant due to unreliable lower bits
	 * on some targets.
	 */
130
	return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
131 132 133 134 135 136
}

static struct clocksource msm_clocksource = {
	.name	= "dg_timer",
	.rating	= 300,
	.read	= msm_read_timer_count,
137
	.mask	= CLOCKSOURCE_MASK(32),
138
	.flags	= CLOCK_SOURCE_IS_CONTINUOUS,
139 140
};

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
#ifdef CONFIG_LOCAL_TIMERS
static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
{
	/* Use existing clock_event for cpu 0 */
	if (!smp_processor_id())
		return 0;

	evt->irq = msm_clockevent.irq;
	evt->name = "local_timer";
	evt->features = msm_clockevent.features;
	evt->rating = msm_clockevent.rating;
	evt->set_mode = msm_timer_set_mode;
	evt->set_next_event = msm_timer_set_next_event;

	*__this_cpu_ptr(msm_evt.percpu_evt) = evt;
156
	clockevents_config_and_register(evt, GPT_HZ, 4, 0xf0000000);
157
	enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
	return 0;
}

static void msm_local_timer_stop(struct clock_event_device *evt)
{
	evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
	disable_percpu_irq(evt->irq);
}

static struct local_timer_ops msm_local_timer_ops __cpuinitdata = {
	.setup	= msm_local_timer_setup,
	.stop	= msm_local_timer_stop,
};
#endif /* CONFIG_LOCAL_TIMERS */

S
Stephen Boyd 已提交
173 174 175 176 177
static notrace u32 msm_sched_clock_read(void)
{
	return msm_clocksource.read(&msm_clocksource);
}

178 179
static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
				  bool percpu)
180
{
181 182
	struct clock_event_device *ce = &msm_clockevent;
	struct clocksource *cs = &msm_clocksource;
183 184
	int res;

185
	ce->cpumask = cpumask_of(0);
186
	ce->irq = irq;
187

188
	clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
189
	if (percpu) {
190 191
		msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
		if (!msm_evt.percpu_evt) {
192 193
			pr_err("memory allocation failed for %s\n", ce->name);
			goto err;
194
		}
195
		*__this_cpu_ptr(msm_evt.percpu_evt) = ce;
196
		res = request_percpu_irq(ce->irq, msm_timer_interrupt,
197
					 ce->name, msm_evt.percpu_evt);
198
		if (!res) {
199
			enable_percpu_irq(ce->irq, IRQ_TYPE_EDGE_RISING);
200 201 202 203
#ifdef CONFIG_LOCAL_TIMERS
			local_timer_register(&msm_local_timer_ops);
#endif
		}
204
	} else {
205
		msm_evt.evt = ce;
206 207
		res = request_irq(ce->irq, msm_timer_interrupt,
				  IRQF_TIMER | IRQF_NOBALANCING |
208
				  IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
209
	}
210 211 212 213

	if (res)
		pr_err("request_irq failed for %s\n", ce->name);
err:
214
	writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
215
	res = clocksource_register_hz(cs, dgt_hz);
216
	if (res)
217
		pr_err("clocksource_register failed\n");
218
	setup_sched_clock(msm_sched_clock_read, sched_bits, dgt_hz);
219 220
}

221
#ifdef CONFIG_OF
222 223 224
static const struct of_device_id msm_timer_match[] __initconst = {
	{ .compatible = "qcom,kpss-timer" },
	{ .compatible = "qcom,scss-timer" },
225 226 227
	{ },
};

S
Stephen Warren 已提交
228
void __init msm_dt_timer_init(void)
229 230 231 232 233 234
{
	struct device_node *np;
	u32 freq;
	int irq;
	struct resource res;
	u32 percpu_offset;
235 236
	void __iomem *base;
	void __iomem *cpu0_base;
237

238
	np = of_find_matching_node(NULL, msm_timer_match);
239
	if (!np) {
240
		pr_err("Can't find msm timer DT node\n");
241 242 243
		return;
	}

244 245
	base = of_iomap(np, 0);
	if (!base) {
246 247 248 249
		pr_err("Failed to map event base\n");
		return;
	}

250 251
	/* We use GPT0 for the clockevent */
	irq = irq_of_parse_and_map(np, 1);
252 253 254 255 256
	if (irq <= 0) {
		pr_err("Can't get irq\n");
		return;
	}

257
	/* We use CPU0's DGT for the clocksource */
258 259 260 261 262 263 264 265
	if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
		percpu_offset = 0;

	if (of_address_to_resource(np, 0, &res)) {
		pr_err("Failed to parse DGT resource\n");
		return;
	}

266 267
	cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
	if (!cpu0_base) {
268 269 270 271 272 273 274 275 276 277
		pr_err("Failed to map source base\n");
		return;
	}

	if (of_property_read_u32(np, "clock-frequency", &freq)) {
		pr_err("Unknown frequency\n");
		return;
	}
	of_node_put(np);

278
	event_base = base + 0x4;
279
	sts_base = base + 0x88;
280 281 282 283
	source_base = cpu0_base + 0x24;
	freq /= 4;
	writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);

284 285 286 287
	msm_timer_init(freq, 32, irq, !!percpu_offset);
}
#endif

288 289
static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
				u32 sts)
290
{
291 292 293 294 295 296
	void __iomem *base;

	base = ioremap(addr, SZ_256);
	if (!base) {
		pr_err("Failed to map timer base\n");
		return -ENOMEM;
297
	}
298 299
	event_base = base + event;
	source_base = base + source;
300 301
	if (sts)
		sts_base = base + sts;
302

303 304 305
	return 0;
}

S
Stephen Warren 已提交
306
void __init msm7x01_timer_init(void)
307 308 309
{
	struct clocksource *cs = &msm_clocksource;

310
	if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
311 312 313 314 315 316 317 318
		return;
	cs->read = msm_read_timer_count_shift;
	cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
	/* 600 KHz */
	msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
			false);
}

S
Stephen Warren 已提交
319
void __init msm7x30_timer_init(void)
320
{
321
	if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
322 323 324 325
		return;
	msm_timer_init(24576000 / 4, 32, 1, false);
}

S
Stephen Warren 已提交
326
void __init qsd8x50_timer_init(void)
327
{
328
	if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
329 330 331
		return;
	msm_timer_init(19200000 / 4, 32, 7, false);
}