pm.c 2.2 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright 2008 Cavium Networks
 *
 * This file is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, Version 2, as
 * published by the Free Software Foundation.
 */

9
#include <linux/io.h>
10 11 12 13 14 15
#include <linux/delay.h>
#include <mach/system.h>
#include <mach/cns3xxx.h>

void cns3xxx_pwr_clk_en(unsigned int block)
{
16 17 18 19
	u32 reg = __raw_readl(PM_CLK_GATE_REG);

	reg |= (block & PM_CLK_GATE_REG_MASK);
	__raw_writel(reg, PM_CLK_GATE_REG);
20 21 22 23
}

void cns3xxx_pwr_power_up(unsigned int block)
{
24 25 26 27
	u32 reg = __raw_readl(PM_PLL_HM_PD_CTRL_REG);

	reg &= ~(block & CNS3XXX_PWR_PLL_ALL);
	__raw_writel(reg, PM_PLL_HM_PD_CTRL_REG);
28 29 30 31 32 33 34

	/* Wait for 300us for the PLL output clock locked. */
	udelay(300);
};

void cns3xxx_pwr_power_down(unsigned int block)
{
35 36
	u32 reg = __raw_readl(PM_PLL_HM_PD_CTRL_REG);

37
	/* write '1' to power down */
38 39
	reg |= (block & CNS3XXX_PWR_PLL_ALL);
	__raw_writel(reg, PM_PLL_HM_PD_CTRL_REG);
40 41 42 43
};

static void cns3xxx_pwr_soft_rst_force(unsigned int block)
{
44 45
	u32 reg = __raw_readl(PM_SOFT_RST_REG);

46 47 48 49 50
	/*
	 * bit 0, 28, 29 => program low to reset,
	 * the other else program low and then high
	 */
	if (block & 0x30000001) {
51
		reg &= ~(block & PM_SOFT_RST_REG_MASK);
52
	} else {
53 54
		reg &= ~(block & PM_SOFT_RST_REG_MASK);
		reg |= (block & PM_SOFT_RST_REG_MASK);
55
	}
56 57

	__raw_writel(reg, PM_SOFT_RST_REG);
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
}

void cns3xxx_pwr_soft_rst(unsigned int block)
{
	static unsigned int soft_reset;

	if (soft_reset & block) {
		/* SPI/I2C/GPIO use the same block, reset once. */
		return;
	} else {
		soft_reset |= block;
	}
	cns3xxx_pwr_soft_rst_force(block);
}

void arch_reset(char mode, const char *cmd)
{
	/*
	 * To reset, we hit the on-board reset register
	 * in the system FPGA.
	 */
	cns3xxx_pwr_soft_rst(CNS3XXX_PWR_SOFTWARE_RST(GLOBAL));
}

/*
 * cns3xxx_cpu_clock - return CPU/L2 clock
 *  aclk: cpu clock/2
 *  hclk: cpu clock/4
 *  pclk: cpu clock/8
 */
int cns3xxx_cpu_clock(void)
{
90
	u32 reg = __raw_readl(PM_CLK_CTRL_REG);
91 92 93 94
	int cpu;
	int cpu_sel;
	int div_sel;

95 96
	cpu_sel = (reg >> PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL) & 0xf;
	div_sel = (reg >> PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV) & 0x3;
97 98 99 100 101

	cpu = (300 + ((cpu_sel / 3) * 100) + ((cpu_sel % 3) * 33)) >> div_sel;

	return cpu;
}