uniphier-pxs2.dtsi 5.6 KB
Newer Older
1
/*
2
 * Device Tree Source for UniPhier PXs2 SoC
3
 *
4 5
 * Copyright (C) 2015-2016 Socionext Inc.
 *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
 *
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
 *
 *  a) This file is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This file is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
 */

46
/include/ "uniphier-common32.dtsi"
47 48

/ {
49
	compatible = "socionext,uniphier-pxs2";
50 51 52 53 54 55 56 57 58

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <0>;
59
			enable-method = "psci";
60
			next-level-cache = <&l2>;
61 62 63 64 65 66
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <1>;
67
			enable-method = "psci";
68
			next-level-cache = <&l2>;
69 70 71 72 73 74
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <2>;
75
			enable-method = "psci";
76
			next-level-cache = <&l2>;
77 78 79 80 81 82
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <3>;
83
			enable-method = "psci";
84
			next-level-cache = <&l2>;
85 86 87 88 89 90 91 92 93 94
		};
	};

	clocks {
		arm_timer_clk: arm_timer_clk {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <50000000>;
		};
	};
95
};
96

97 98 99 100 101 102 103 104 105 106 107
&soc {
	l2: l2-cache@500c0000 {
		compatible = "socionext,uniphier-system-cache";
		reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, <0x506c0000 0x400>;
		interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
		cache-unified;
		cache-size = <(1280 * 1024)>;
		cache-sets = <512>;
		cache-line-size = <128>;
		cache-level = <2>;
	};
108

109 110 111 112 113 114 115 116 117
	i2c0: i2c@58780000 {
		compatible = "socionext,uniphier-fi2c";
		status = "disabled";
		reg = <0x58780000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 41 4>;
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c0>;
118
		clocks = <&peri_clk 4>;
119 120
		clock-frequency = <100000>;
	};
121

122 123 124 125 126 127 128 129 130
	i2c1: i2c@58781000 {
		compatible = "socionext,uniphier-fi2c";
		status = "disabled";
		reg = <0x58781000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 42 4>;
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c1>;
131
		clocks = <&peri_clk 5>;
132 133
		clock-frequency = <100000>;
	};
134

135 136 137 138 139 140 141 142 143
	i2c2: i2c@58782000 {
		compatible = "socionext,uniphier-fi2c";
		status = "disabled";
		reg = <0x58782000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c2>;
		interrupts = <0 43 4>;
144
		clocks = <&peri_clk 6>;
145 146
		clock-frequency = <100000>;
	};
147

148 149 150 151 152 153 154 155 156
	i2c3: i2c@58783000 {
		compatible = "socionext,uniphier-fi2c";
		status = "disabled";
		reg = <0x58783000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 44 4>;
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c3>;
157
		clocks = <&peri_clk 7>;
158 159
		clock-frequency = <100000>;
	};
160

161 162 163 164 165 166 167
	/* chip-internal connection for DMD */
	i2c4: i2c@58784000 {
		compatible = "socionext,uniphier-fi2c";
		reg = <0x58784000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 45 4>;
168
		clocks = <&peri_clk 8>;
169 170
		clock-frequency = <400000>;
	};
171

172 173 174 175 176 177 178
	/* chip-internal connection for STM */
	i2c5: i2c@58785000 {
		compatible = "socionext,uniphier-fi2c";
		reg = <0x58785000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 25 4>;
179
		clocks = <&peri_clk 9>;
180 181
		clock-frequency = <400000>;
	};
182

183 184 185 186 187 188 189
	/* chip-internal connection for HDMI */
	i2c6: i2c@58786000 {
		compatible = "socionext,uniphier-fi2c";
		reg = <0x58786000 0x80>;
		#address-cells = <1>;
		#size-cells = <0>;
		interrupts = <0 26 4>;
190
		clocks = <&peri_clk 10>;
191
		clock-frequency = <400000>;
192 193 194
	};
};

195 196 197 198
&refclk {
	clock-frequency = <25000000>;
};

199
&mio_clk {
200
	compatible = "socionext,uniphier-pxs2-sd-clock";
201 202 203
};

&mio_rst {
204
	compatible = "socionext,uniphier-pxs2-sd-reset";
205 206 207 208 209 210 211 212 213 214
};

&peri_clk {
	compatible = "socionext,uniphier-pxs2-peri-clock";
};

&peri_rst {
	compatible = "socionext,uniphier-pxs2-peri-reset";
};

215
&pinctrl {
216
	compatible = "socionext,uniphier-pxs2-pinctrl";
217
};
218 219 220 221 222 223 224 225

&sys_clk {
	compatible = "socionext,uniphier-pxs2-clock";
};

&sys_rst {
	compatible = "socionext,uniphier-pxs2-reset";
};