book3s_hv_rmhandlers.S 85.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
 *
 * Derived from book3s_rmhandlers.S and other files, which are:
 *
 * Copyright SUSE Linux Products GmbH 2009
 *
 * Authors: Alexander Graf <agraf@suse.de>
 */

#include <asm/ppc_asm.h>
21
#include <asm/code-patching-asm.h>
22 23
#include <asm/kvm_asm.h>
#include <asm/reg.h>
24
#include <asm/mmu.h>
25
#include <asm/page.h>
26 27
#include <asm/ptrace.h>
#include <asm/hvcall.h>
28 29
#include <asm/asm-offsets.h>
#include <asm/exception-64s.h>
30
#include <asm/kvm_book3s_asm.h>
31
#include <asm/book3s/64/mmu-hash.h>
32
#include <asm/tm.h>
33
#include <asm/opal.h>
34
#include <asm/xive-regs.h>
35
#include <asm/thread_info.h>
36
#include <asm/asm-compat.h>
37
#include <asm/feature-fixups.h>
38

39 40 41 42 43 44
/* Sign-extend HDEC if not on POWER9 */
#define EXTEND_HDEC(reg)			\
BEGIN_FTR_SECTION;				\
	extsw	reg, reg;			\
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)

45 46 47 48
/* Values in HSTATE_NAPPING(r13) */
#define NAPPING_CEDE	1
#define NAPPING_NOVCPU	2

49
/* Stack frame offsets for kvmppc_hv_entry */
50
#define SFS			160
51 52 53 54 55 56 57 58
#define STACK_SLOT_TRAP		(SFS-4)
#define STACK_SLOT_TID		(SFS-16)
#define STACK_SLOT_PSSCR	(SFS-24)
#define STACK_SLOT_PID		(SFS-32)
#define STACK_SLOT_IAMR		(SFS-40)
#define STACK_SLOT_CIABR	(SFS-48)
#define STACK_SLOT_DAWR		(SFS-56)
#define STACK_SLOT_DAWRX	(SFS-64)
59
#define STACK_SLOT_HFSCR	(SFS-72)
60 61
#define STACK_SLOT_AMR		(SFS-80)
#define STACK_SLOT_UAMOR	(SFS-88)
62

63
/*
64
 * Call kvmppc_hv_entry in real mode.
65 66 67 68 69 70
 * Must be called with interrupts hard-disabled.
 *
 * Input Registers:
 *
 * LR = return address to continue at after eventually re-enabling MMU
 */
71
_GLOBAL_TOC(kvmppc_hv_entry_trampoline)
72 73 74
	mflr	r0
	std	r0, PPC_LR_STKOFF(r1)
	stdu	r1, -112(r1)
75
	mfmsr	r10
76
	std	r10, HSTATE_HOST_MSR(r13)
77
	LOAD_REG_ADDR(r5, kvmppc_call_hv_entry)
78 79 80 81 82 83 84
	li	r0,MSR_RI
	andc	r0,r10,r0
	li	r6,MSR_IR | MSR_DR
	andc	r6,r10,r6
	mtmsrd	r0,1		/* clear RI in MSR */
	mtsrr0	r5
	mtsrr1	r6
85
	RFI_TO_KERNEL
86

87
kvmppc_call_hv_entry:
88 89 90 91 92 93 94 95 96 97 98 99 100
BEGIN_FTR_SECTION
	/* On P9, do LPCR setting, if necessary */
	ld	r3, HSTATE_SPLIT_MODE(r13)
	cmpdi	r3, 0
	beq	46f
	lwz	r4, KVM_SPLIT_DO_SET(r3)
	cmpwi	r4, 0
	beq	46f
	bl	kvmhv_p9_set_lpcr
	nop
46:
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)

101
	ld	r4, HSTATE_KVM_VCPU(r13)
102 103 104 105
	bl	kvmppc_hv_entry

	/* Back from guest - restore host state and return to caller */

106
BEGIN_FTR_SECTION
107 108 109 110 111
	/* Restore host DABR and DABRX */
	ld	r5,HSTATE_DABR(r13)
	li	r6,7
	mtspr	SPRN_DABR,r5
	mtspr	SPRN_DABRX,r6
112
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
113 114

	/* Restore SPRG3 */
S
Scott Wood 已提交
115 116
	ld	r3,PACA_SPRG_VDSO(r13)
	mtspr	SPRN_SPRG_VDSO_WRITE,r3
117 118

	/* Reload the host's PMU registers */
119
	lbz	r4, PACA_PMCINUSE(r13) /* is the host using the PMU? */
120 121
	cmpwi	r4, 0
	beq	23f			/* skip if not */
122
BEGIN_FTR_SECTION
123
	ld	r3, HSTATE_MMCR0(r13)
124 125 126 127
	andi.	r4, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
	cmpwi	r4, MMCR0_PMAO
	beql	kvmppc_fix_pmao
END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
128 129 130 131 132 133
	lwz	r3, HSTATE_PMC1(r13)
	lwz	r4, HSTATE_PMC2(r13)
	lwz	r5, HSTATE_PMC3(r13)
	lwz	r6, HSTATE_PMC4(r13)
	lwz	r8, HSTATE_PMC5(r13)
	lwz	r9, HSTATE_PMC6(r13)
134 135 136 137 138 139
	mtspr	SPRN_PMC1, r3
	mtspr	SPRN_PMC2, r4
	mtspr	SPRN_PMC3, r5
	mtspr	SPRN_PMC4, r6
	mtspr	SPRN_PMC5, r8
	mtspr	SPRN_PMC6, r9
140 141 142 143 144
	ld	r3, HSTATE_MMCR0(r13)
	ld	r4, HSTATE_MMCR1(r13)
	ld	r5, HSTATE_MMCRA(r13)
	ld	r6, HSTATE_SIAR(r13)
	ld	r7, HSTATE_SDAR(r13)
145 146
	mtspr	SPRN_MMCR1, r4
	mtspr	SPRN_MMCRA, r5
147 148 149
	mtspr	SPRN_SIAR, r6
	mtspr	SPRN_SDAR, r7
BEGIN_FTR_SECTION
150 151
	ld	r8, HSTATE_MMCR2(r13)
	ld	r9, HSTATE_SIER(r13)
152 153 154
	mtspr	SPRN_MMCR2, r8
	mtspr	SPRN_SIER, r9
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
155 156 157 158
	mtspr	SPRN_MMCR0, r3
	isync
23:

159 160 161 162 163 164 165 166 167
	/*
	 * Reload DEC.  HDEC interrupts were disabled when
	 * we reloaded the host's LPCR value.
	 */
	ld	r3, HSTATE_DECEXP(r13)
	mftb	r4
	subf	r4, r4, r3
	mtspr	SPRN_DEC, r4

168 169 170 171
	/* hwthread_req may have got set by cede or no vcpu, so clear it */
	li	r0, 0
	stb	r0, HSTATE_HWTHREAD_REQ(r13)

172
	/*
173 174 175 176 177 178 179
	 * For external interrupts we need to call the Linux
	 * handler to process the interrupt. We do that by jumping
	 * to absolute address 0x500 for external interrupts.
	 * The [h]rfid at the end of the handler will return to
	 * the book3s_hv_interrupts.S code. For other interrupts
	 * we do the rfid to get back to the book3s_hv_interrupts.S
	 * code here.
180 181 182 183 184
	 */
	ld	r8, 112+PPC_LR_STKOFF(r1)
	addi	r1, r1, 112
	ld	r7, HSTATE_HOST_MSR(r13)

185 186 187
	/* Return the trap number on this thread as the return value */
	mr	r3, r12

188 189 190 191 192 193 194 195 196
	/*
	 * If we came back from the guest via a relocation-on interrupt,
	 * we will be in virtual mode at this point, which makes it a
	 * little easier to get back to the caller.
	 */
	mfmsr	r0
	andi.	r0, r0, MSR_IR		/* in real mode? */
	bne	.Lvirt_return

197
	/* RFI into the highmem handler */
198 199 200 201 202 203
	mfmsr	r6
	li	r0, MSR_RI
	andc	r6, r6, r0
	mtmsrd	r6, 1			/* Clear RI in MSR */
	mtsrr0	r8
	mtsrr1	r7
204
	RFI_TO_KERNEL
205

206
	/* Virtual-mode return */
207
.Lvirt_return:
208
	mtlr	r8
209 210
	blr

211 212
kvmppc_primary_no_guest:
	/* We handle this much like a ceded vcpu */
213
	/* put the HDEC into the DEC, since HDEC interrupts don't wake us */
214 215
	/* HDEC may be larger than DEC for arch >= v3.00, but since the */
	/* HDEC value came from DEC in the first place, it will fit */
216 217
	mfspr	r3, SPRN_HDEC
	mtspr	SPRN_DEC, r3
218 219 220 221 222 223 224 225 226 227 228 229 230
	/*
	 * Make sure the primary has finished the MMU switch.
	 * We should never get here on a secondary thread, but
	 * check it for robustness' sake.
	 */
	ld	r5, HSTATE_KVM_VCORE(r13)
65:	lbz	r0, VCORE_IN_GUEST(r5)
	cmpwi	r0, 0
	beq	65b
	/* Set LPCR. */
	ld	r8,VCORE_LPCR(r5)
	mtspr	SPRN_LPCR,r8
	isync
231 232 233 234 235 236 237 238 239 240
	/* set our bit in napping_threads */
	ld	r5, HSTATE_KVM_VCORE(r13)
	lbz	r7, HSTATE_PTID(r13)
	li	r0, 1
	sld	r0, r0, r7
	addi	r6, r5, VCORE_NAPPING_THREADS
1:	lwarx	r3, 0, r6
	or	r3, r3, r0
	stwcx.	r3, 0, r6
	bne	1b
241
	/* order napping_threads update vs testing entry_exit_map */
242 243 244 245 246 247 248 249
	isync
	li	r12, 0
	lwz	r7, VCORE_ENTRY_EXIT(r5)
	cmpwi	r7, 0x100
	bge	kvm_novcpu_exit	/* another thread already exiting */
	li	r3, NAPPING_NOVCPU
	stb	r3, HSTATE_NAPPING(r13)

250
	li	r3, 0		/* Don't wake on privileged (OS) doorbell */
251 252
	b	kvm_do_nap

253 254 255 256 257 258 259
/*
 * kvm_novcpu_wakeup
 *	Entered from kvm_start_guest if kvm_hstate.napping is set
 *	to NAPPING_NOVCPU
 *		r2 = kernel TOC
 *		r13 = paca
 */
260 261 262 263 264 265
kvm_novcpu_wakeup:
	ld	r1, HSTATE_HOST_R1(r13)
	ld	r5, HSTATE_KVM_VCORE(r13)
	li	r0, 0
	stb	r0, HSTATE_NAPPING(r13)

266 267
	/* check the wake reason */
	bl	kvmppc_check_wake_reason
268

269 270 271 272 273 274 275
	/*
	 * Restore volatile registers since we could have called
	 * a C routine in kvmppc_check_wake_reason.
	 *	r5 = VCORE
	 */
	ld	r5, HSTATE_KVM_VCORE(r13)

276 277 278 279 280 281 282 283 284 285
	/* see if any other thread is already exiting */
	lwz	r0, VCORE_ENTRY_EXIT(r5)
	cmpwi	r0, 0x100
	bge	kvm_novcpu_exit

	/* clear our bit in napping_threads */
	lbz	r7, HSTATE_PTID(r13)
	li	r0, 1
	sld	r0, r0, r7
	addi	r6, r5, VCORE_NAPPING_THREADS
286 287 288
4:	lwarx	r7, 0, r6
	andc	r7, r7, r0
	stwcx.	r7, 0, r6
289 290
	bne	4b

291
	/* See if the wake reason means we need to exit */
292 293 294
	cmpdi	r3, 0
	bge	kvm_novcpu_exit

295 296
	/* See if our timeslice has expired (HDEC is negative) */
	mfspr	r0, SPRN_HDEC
297
	EXTEND_HDEC(r0)
298
	li	r12, BOOK3S_INTERRUPT_HV_DECREMENTER
299
	cmpdi	r0, 0
300 301
	blt	kvm_novcpu_exit

302 303 304
	/* Got an IPI but other vcpus aren't yet exiting, must be a latecomer */
	ld	r4, HSTATE_KVM_VCPU(r13)
	cmpdi	r4, 0
305 306 307 308 309 310 311
	beq	kvmppc_primary_no_guest

#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	addi	r3, r4, VCPU_TB_RMENTRY
	bl	kvmhv_start_timing
#endif
	b	kvmppc_got_guest
312 313

kvm_novcpu_exit:
314 315 316 317 318 319 320
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	ld	r4, HSTATE_KVM_VCPU(r13)
	cmpdi	r4, 0
	beq	13f
	addi	r3, r4, VCPU_TB_RMEXIT
	bl	kvmhv_accumulate_time
#endif
321
13:	mr	r3, r12
322
	stw	r12, STACK_SLOT_TRAP(r1)
323 324
	bl	kvmhv_commence_exit
	nop
325
	b	kvmhv_switch_to_host
326

327
/*
328
 * We come in here when wakened from nap mode.
329 330
 * Relocation is off and most register values are lost.
 * r13 points to the PACA.
331
 * r3 contains the SRR1 wakeup value, SRR1 is trashed.
332 333 334
 */
	.globl	kvm_start_guest
kvm_start_guest:
335
	/* Set runlatch bit the minute you wake up from nap */
336 337 338
	mfspr	r0, SPRN_CTRLF
	ori 	r0, r0, 1
	mtspr	SPRN_CTRLT, r0
339

340 341 342 343 344 345
	/*
	 * Could avoid this and pass it through in r3. For now,
	 * code expects it to be in SRR1.
	 */
	mtspr	SPRN_SRR1,r3

346 347
	ld	r2,PACATOC(r13)

348 349 350
	li	r0,0
	stb	r0,PACA_FTRACE_ENABLED(r13)

351 352
	li	r0,KVM_HWTHREAD_IN_KVM
	stb	r0,HSTATE_HWTHREAD_STATE(r13)
353

354 355 356
	/* NV GPR values from power7_idle() will no longer be valid */
	li	r0,1
	stb	r0,PACA_NAPSTATELOST(r13)
357

358 359
	/* were we napping due to cede? */
	lbz	r0,HSTATE_NAPPING(r13)
360 361 362 363 364 365 366
	cmpwi	r0,NAPPING_CEDE
	beq	kvm_end_cede
	cmpwi	r0,NAPPING_NOVCPU
	beq	kvm_novcpu_wakeup

	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,STACK_FRAME_OVERHEAD
367 368 369 370 371 372 373

	/*
	 * We weren't napping due to cede, so this must be a secondary
	 * thread being woken up to run a guest, or being woken up due
	 * to a stray IPI.  (Or due to some machine check or hypervisor
	 * maintenance interrupt while the core is in KVM.)
	 */
374 375

	/* Check the wake reason in SRR1 to see why we got here */
376
	bl	kvmppc_check_wake_reason
377 378 379 380 381
	/*
	 * kvmppc_check_wake_reason could invoke a C routine, but we
	 * have no volatile registers to restore when we return.
	 */

382 383
	cmpdi	r3, 0
	bge	kvm_no_guest
384

385 386 387 388
	/* get vcore pointer, NULL if we have nothing to run */
	ld	r5,HSTATE_KVM_VCORE(r13)
	cmpdi	r5,0
	/* if we have no vcore to run, go back to sleep */
389
	beq	kvm_no_guest
390

391 392
kvm_secondary_got_guest:

393
	/* Set HSTATE_DSCR(r13) to something sensible */
394
	ld	r6, PACA_DSCR_DEFAULT(r13)
395
	std	r6, HSTATE_DSCR(r13)
396

397 398 399 400
	/* On thread 0 of a subcore, set HDEC to max */
	lbz	r4, HSTATE_PTID(r13)
	cmpwi	r4, 0
	bne	63f
401 402
	LOAD_REG_ADDR(r6, decrementer_max)
	ld	r6, 0(r6)
403 404 405 406 407
	mtspr	SPRN_HDEC, r6
	/* and set per-LPAR registers, if doing dynamic micro-threading */
	ld	r6, HSTATE_SPLIT_MODE(r13)
	cmpdi	r6, 0
	beq	63f
408
BEGIN_FTR_SECTION
409 410 411 412 413 414 415
	ld	r0, KVM_SPLIT_RPR(r6)
	mtspr	SPRN_RPR, r0
	ld	r0, KVM_SPLIT_PMMAR(r6)
	mtspr	SPRN_PMMAR, r0
	ld	r0, KVM_SPLIT_LDBAR(r6)
	mtspr	SPRN_LDBAR, r0
	isync
416 417 418 419
FTR_SECTION_ELSE
	/* On P9 we use the split_info for coordinating LPCR changes */
	lwz	r4, KVM_SPLIT_DO_SET(r6)
	cmpwi	r4, 0
420
	beq	1f
421 422 423
	mr	r3, r6
	bl	kvmhv_p9_set_lpcr
	nop
424
1:
425
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
426 427
63:
	/* Order load of vcpu after load of vcore */
428
	lwsync
429
	ld	r4, HSTATE_KVM_VCPU(r13)
430
	bl	kvmppc_hv_entry
431 432

	/* Back from the guest, go back to nap */
433
	/* Clear our vcpu and vcore pointers so we don't come back in early */
434
	li	r0, 0
435
	std	r0, HSTATE_KVM_VCPU(r13)
436
	/*
437
	 * Once we clear HSTATE_KVM_VCORE(r13), the code in
438 439 440
	 * kvmppc_run_core() is going to assume that all our vcpu
	 * state is visible in memory.  This lwsync makes sure
	 * that that is true.
441
	 */
442
	lwsync
443
	std	r0, HSTATE_KVM_VCORE(r13)
444

445 446 447 448 449 450 451 452 453 454 455 456
	/*
	 * All secondaries exiting guest will fall through this path.
	 * Before proceeding, just check for HMI interrupt and
	 * invoke opal hmi handler. By now we are sure that the
	 * primary thread on this core/subcore has already made partition
	 * switch/TB resync and we are good to call opal hmi handler.
	 */
	cmpwi	r12, BOOK3S_INTERRUPT_HMI
	bne	kvm_no_guest

	li	r3,0			/* NULL argument */
	bl	hmi_exception_realmode
457 458 459 460 461 462
/*
 * At this point we have finished executing in the guest.
 * We need to wait for hwthread_req to become zero, since
 * we may not turn on the MMU while hwthread_req is non-zero.
 * While waiting we also need to check if we get given a vcpu to run.
 */
463
kvm_no_guest:
464 465 466 467 468
	lbz	r3, HSTATE_HWTHREAD_REQ(r13)
	cmpwi	r3, 0
	bne	53f
	HMT_MEDIUM
	li	r0, KVM_HWTHREAD_IN_KERNEL
469
	stb	r0, HSTATE_HWTHREAD_STATE(r13)
470 471 472 473 474 475
	/* need to recheck hwthread_req after a barrier, to avoid race */
	sync
	lbz	r3, HSTATE_HWTHREAD_REQ(r13)
	cmpwi	r3, 0
	bne	54f
/*
476
 * We jump to pnv_wakeup_loss, which will return to the caller
477
 * of power7_nap in the powernv cpu offline loop.  The value we
478 479
 * put in r3 becomes the return value for power7_nap. pnv_wakeup_loss
 * requires SRR1 in r12.
480
 */
481 482 483 484
	li	r3, LPCR_PECE0
	mfspr	r4, SPRN_LPCR
	rlwimi	r4, r3, 0, LPCR_PECE0 | LPCR_PECE1
	mtspr	SPRN_LPCR, r4
485
	li	r3, 0
486
	mfspr	r12,SPRN_SRR1
487
	b	pnv_wakeup_loss
488 489

53:	HMT_LOW
490 491 492 493 494 495
	ld	r5, HSTATE_KVM_VCORE(r13)
	cmpdi	r5, 0
	bne	60f
	ld	r3, HSTATE_SPLIT_MODE(r13)
	cmpdi	r3, 0
	beq	kvm_no_guest
496 497 498 499 500 501
	lwz	r0, KVM_SPLIT_DO_SET(r3)
	cmpwi	r0, 0
	bne	kvmhv_do_set
	lwz	r0, KVM_SPLIT_DO_RESTORE(r3)
	cmpwi	r0, 0
	bne	kvmhv_do_restore
502 503
	lbz	r0, KVM_SPLIT_DO_NAP(r3)
	cmpwi	r0, 0
504 505
	beq	kvm_no_guest
	HMT_MEDIUM
506 507
	b	kvm_unsplit_nap
60:	HMT_MEDIUM
508 509 510 511 512
	b	kvm_secondary_got_guest

54:	li	r0, KVM_HWTHREAD_IN_KVM
	stb	r0, HSTATE_HWTHREAD_STATE(r13)
	b	kvm_no_guest
513

514 515 516 517 518 519 520 521 522 523 524 525 526
kvmhv_do_set:
	/* Set LPCR, LPIDR etc. on P9 */
	HMT_MEDIUM
	bl	kvmhv_p9_set_lpcr
	nop
	b	kvm_no_guest

kvmhv_do_restore:
	HMT_MEDIUM
	bl	kvmhv_p9_restore_lpcr
	nop
	b	kvm_no_guest

527 528 529 530 531
/*
 * Here the primary thread is trying to return the core to
 * whole-core mode, so we need to nap.
 */
kvm_unsplit_nap:
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
	/*
	 * When secondaries are napping in kvm_unsplit_nap() with
	 * hwthread_req = 1, HMI goes ignored even though subcores are
	 * already exited the guest. Hence HMI keeps waking up secondaries
	 * from nap in a loop and secondaries always go back to nap since
	 * no vcore is assigned to them. This makes impossible for primary
	 * thread to get hold of secondary threads resulting into a soft
	 * lockup in KVM path.
	 *
	 * Let us check if HMI is pending and handle it before we go to nap.
	 */
	cmpwi	r12, BOOK3S_INTERRUPT_HMI
	bne	55f
	li	r3, 0			/* NULL argument */
	bl	hmi_exception_realmode
55:
548 549 550 551 552 553 554 555
	/*
	 * Ensure that secondary doesn't nap when it has
	 * its vcore pointer set.
	 */
	sync		/* matches smp_mb() before setting split_info.do_nap */
	ld	r0, HSTATE_KVM_VCORE(r13)
	cmpdi	r0, 0
	bne	kvm_no_guest
556 557 558 559 560 561 562 563
	/* clear any pending message */
BEGIN_FTR_SECTION
	lis	r6, (PPC_DBELL_SERVER << (63-36))@h
	PPC_MSGCLR(6)
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
	/* Set kvm_split_mode.napped[tid] = 1 */
	ld	r3, HSTATE_SPLIT_MODE(r13)
	li	r0, 1
564
	lbz	r4, HSTATE_TID(r13)
565 566 567 568 569 570 571 572
	addi	r4, r4, KVM_SPLIT_NAPPED
	stbx	r0, r3, r4
	/* Check the do_nap flag again after setting napped[] */
	sync
	lbz	r0, KVM_SPLIT_DO_NAP(r3)
	cmpwi	r0, 0
	beq	57f
	li	r3, (LPCR_PECEDH | LPCR_PECE0) >> 4
573 574 575
	mfspr	r5, SPRN_LPCR
	rlwimi	r5, r3, 4, (LPCR_PECEDP | LPCR_PECEDH | LPCR_PECE0 | LPCR_PECE1)
	b	kvm_nap_sequence
576 577 578 579 580

57:	li	r0, 0
	stbx	r0, r3, r4
	b	kvm_no_guest

581 582 583 584 585 586
/******************************************************************************
 *                                                                            *
 *                               Entry code                                   *
 *                                                                            *
 *****************************************************************************/

587 588 589 590 591
.global kvmppc_hv_entry
kvmppc_hv_entry:

	/* Required state:
	 *
592
	 * R4 = vcpu pointer (or NULL)
593 594 595
	 * MSR = ~IR|DR
	 * R13 = PACA
	 * R1 = host R1
596
	 * R2 = TOC
597
	 * all other volatile GPRS = free
598
	 * Does not preserve non-volatile GPRs or CR fields
599 600
	 */
	mflr	r0
601
	std	r0, PPC_LR_STKOFF(r1)
602
	stdu	r1, -SFS(r1)
603 604 605 606

	/* Save R1 in the PACA */
	std	r1, HSTATE_HOST_R1(r13)

607 608 609
	li	r6, KVM_GUEST_MODE_HOST_HV
	stb	r6, HSTATE_IN_GUEST(r13)

610 611 612 613 614 615 616 617
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	/* Store initial timestamp */
	cmpdi	r4, 0
	beq	1f
	addi	r3, r4, VCPU_TB_RMENTRY
	bl	kvmhv_start_timing
1:
#endif
618 619 620 621 622 623 624

	/* Use cr7 as an indication of radix mode */
	ld	r5, HSTATE_KVM_VCORE(r13)
	ld	r9, VCORE_KVM(r5)	/* pointer to struct kvm */
	lbz	r0, KVM_RADIX(r9)
	cmpwi	cr7, r0, 0

625
	/*
626
	 * POWER7/POWER8 host -> guest partition switch code.
627 628 629
	 * We don't have to lock against concurrent tlbies,
	 * but we do have to coordinate across hardware threads.
	 */
630 631 632 633
	/* Set bit in entry map iff exit map is zero. */
	li	r7, 1
	lbz	r6, HSTATE_PTID(r13)
	sld	r7, r7, r6
634 635
	addi	r8, r5, VCORE_ENTRY_EXIT
21:	lwarx	r3, 0, r8
636
	cmpwi	r3, 0x100		/* any threads starting to exit? */
637
	bge	secondary_too_late	/* if so we're too late to the party */
638
	or	r3, r3, r7
639
	stwcx.	r3, 0, r8
640 641 642 643
	bne	21b

	/* Primary thread switches to guest partition. */
	cmpwi	r6,0
644
	bne	10f
645 646 647 648

	/* Radix has already switched LPID and flushed core TLB */
	bne	cr7, 22f

649
	lwz	r7,KVM_LPID(r9)
650 651
BEGIN_FTR_SECTION
	ld	r6,KVM_SDR1(r9)
652 653 654 655
	li	r0,LPID_RSVD		/* switch to reserved LPID */
	mtspr	SPRN_LPID,r0
	ptesync
	mtspr	SPRN_SDR1,r6		/* switch to partition page table */
656
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
657 658
	mtspr	SPRN_LPID,r7
	isync
659

660
	/* See if we need to flush the TLB. Hash has to be done in RM */
661
	lhz	r6,PACAPACAINDEX(r13)	/* test_bit(cpu, need_tlb_flush) */
662 663 664 665 666 667 668 669 670
BEGIN_FTR_SECTION
	/*
	 * On POWER9, individual threads can come in here, but the
	 * TLB is shared between the 4 threads in a core, hence
	 * invalidating on one thread invalidates for all.
	 * Thus we make all 4 threads use the same bit here.
	 */
	clrrdi	r6,r6,2
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
671 672 673 674 675
	clrldi	r7,r6,64-6		/* extract bit number (6 bits) */
	srdi	r6,r6,6			/* doubleword number */
	sldi	r6,r6,3			/* address offset */
	add	r6,r6,r9
	addi	r6,r6,KVM_NEED_FLUSH	/* dword in kvm->arch.need_tlb_flush */
676 677
	li	r8,1
	sld	r8,r8,r7
678
	ld	r7,0(r6)
679
	and.	r7,r7,r8
680
	beq	22f
681
	/* Flush the TLB of any entries for this LPID */
682 683
	lwz	r0,KVM_TLB_SETS(r9)
	mtctr	r0
684 685
	li	r7,0x800		/* IS field = 0b10 */
	ptesync
686 687
	li	r0,0			/* RS for P9 version of tlbiel */
28:	tlbiel	r7			/* On P9, rs=0, RIC=0, PRS=0, R=0 */
688 689
	addi	r7,r7,0x1000
	bdnz	28b
690
	ptesync
691 692 693 694
23:	ldarx	r7,0,r6			/* clear the bit after TLB flushed */
	andc	r7,r7,r8
	stdcx.	r7,0,r6
	bne	23b
695

696 697 698 699
	/* Add timebase offset onto timebase */
22:	ld	r8,VCORE_TB_OFFSET(r5)
	cmpdi	r8,0
	beq	37f
700
	std	r8, VCORE_TB_OFFSET_APPL(r5)
701 702 703 704 705 706 707 708 709 710 711
	mftb	r6		/* current host timebase */
	add	r8,r8,r6
	mtspr	SPRN_TBU40,r8	/* update upper 40 bits */
	mftb	r7		/* check if lower 24 bits overflowed */
	clrldi	r6,r6,40
	clrldi	r7,r7,40
	cmpld	r7,r6
	bge	37f
	addis	r8,r8,0x100	/* if so, increment upper 40 bits */
	mtspr	SPRN_TBU40,r8

712 713 714 715 716 717
	/* Load guest PCR value to select appropriate compat mode */
37:	ld	r7, VCORE_PCR(r5)
	cmpdi	r7, 0
	beq	38f
	mtspr	SPRN_PCR, r7
38:
718 719

BEGIN_FTR_SECTION
720
	/* DPDES and VTB are shared between threads */
721
	ld	r8, VCORE_DPDES(r5)
722
	ld	r7, VCORE_VTB(r5)
723
	mtspr	SPRN_DPDES, r8
724
	mtspr	SPRN_VTB, r7
725 726
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)

727 728 729 730 731
	/* Mark the subcore state as inside guest */
	bl	kvmppc_subcore_enter_guest
	nop
	ld	r5, HSTATE_KVM_VCORE(r13)
	ld	r4, HSTATE_KVM_VCPU(r13)
732
	li	r0,1
733
	stb	r0,VCORE_IN_GUEST(r5)	/* signal secondaries to continue */
734

735
	/* Do we have a guest vcpu to run? */
736
10:	cmpdi	r4, 0
737 738 739 740 741 742
	beq	kvmppc_primary_no_guest
kvmppc_got_guest:
	/* Increment yield count if they have a VPA */
	ld	r3, VCPU_VPA(r4)
	cmpdi	r3, 0
	beq	25f
743 744
	li	r6, LPPACA_YIELDCOUNT
	LWZX_BE	r5, r3, r6
745
	addi	r5, r5, 1
746
	STWX_BE	r5, r3, r6
747 748 749 750 751 752 753 754 755 756 757 758 759 760
	li	r6, 1
	stb	r6, VCPU_VPA_DIRTY(r4)
25:

	/* Save purr/spurr */
	mfspr	r5,SPRN_PURR
	mfspr	r6,SPRN_SPURR
	std	r5,HSTATE_PURR(r13)
	std	r6,HSTATE_SPURR(r13)
	ld	r7,VCPU_PURR(r4)
	ld	r8,VCPU_SPURR(r4)
	mtspr	SPRN_PURR,r7
	mtspr	SPRN_SPURR,r8

761 762 763 764
	/* Save host values of some registers */
BEGIN_FTR_SECTION
	mfspr	r5, SPRN_TIDR
	mfspr	r6, SPRN_PSSCR
765
	mfspr	r7, SPRN_PID
766 767
	std	r5, STACK_SLOT_TID(r1)
	std	r6, STACK_SLOT_PSSCR(r1)
768
	std	r7, STACK_SLOT_PID(r1)
769 770
	mfspr	r5, SPRN_HFSCR
	std	r5, STACK_SLOT_HFSCR(r1)
771
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
772 773 774 775
BEGIN_FTR_SECTION
	mfspr	r5, SPRN_CIABR
	mfspr	r6, SPRN_DAWR
	mfspr	r7, SPRN_DAWRX
776
	mfspr	r8, SPRN_IAMR
777 778 779
	std	r5, STACK_SLOT_CIABR(r1)
	std	r6, STACK_SLOT_DAWR(r1)
	std	r7, STACK_SLOT_DAWRX(r1)
780
	std	r8, STACK_SLOT_IAMR(r1)
781
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
782

783 784 785 786 787
	mfspr	r5, SPRN_AMR
	std	r5, STACK_SLOT_AMR(r1)
	mfspr	r6, SPRN_UAMOR
	std	r6, STACK_SLOT_UAMOR(r1)

788 789 790
BEGIN_FTR_SECTION
	/* Set partition DABR */
	/* Do this before re-enabling PMU to avoid P7 DABR corruption bug */
791
	lwz	r5,VCPU_DABRX(r4)
792 793 794 795 796 797
	ld	r6,VCPU_DABR(r4)
	mtspr	SPRN_DABRX,r5
	mtspr	SPRN_DABR,r6
	isync
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)

798
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
799 800 801 802
/*
 * Branch around the call if both CPU_FTR_TM and
 * CPU_FTR_P9_TM_HV_ASSIST are off.
 */
803
BEGIN_FTR_SECTION
804 805
	b	91f
END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
806 807 808
	/*
	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS INCLUDING CR
	 */
809 810
	mr      r3, r4
	ld      r4, VCPU_MSR(r3)
811
	bl	kvmppc_restore_tm_hv
812
	ld	r4, HSTATE_KVM_VCPU(r13)
813
91:
814 815
#endif

816 817 818 819 820 821
	/* Load guest PMU registers */
	/* R4 is live here (vcpu pointer) */
	li	r3, 1
	sldi	r3, r3, 31		/* MMCR0_FC (freeze counters) bit */
	mtspr	SPRN_MMCR0, r3		/* freeze all counters, disable ints */
	isync
822 823 824 825 826 827
BEGIN_FTR_SECTION
	ld	r3, VCPU_MMCR(r4)
	andi.	r5, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
	cmpwi	r5, MMCR0_PMAO
	beql	kvmppc_fix_pmao
END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
	lwz	r3, VCPU_PMC(r4)	/* always load up guest PMU registers */
	lwz	r5, VCPU_PMC + 4(r4)	/* to prevent information leak */
	lwz	r6, VCPU_PMC + 8(r4)
	lwz	r7, VCPU_PMC + 12(r4)
	lwz	r8, VCPU_PMC + 16(r4)
	lwz	r9, VCPU_PMC + 20(r4)
	mtspr	SPRN_PMC1, r3
	mtspr	SPRN_PMC2, r5
	mtspr	SPRN_PMC3, r6
	mtspr	SPRN_PMC4, r7
	mtspr	SPRN_PMC5, r8
	mtspr	SPRN_PMC6, r9
	ld	r3, VCPU_MMCR(r4)
	ld	r5, VCPU_MMCR + 8(r4)
	ld	r6, VCPU_MMCR + 16(r4)
	ld	r7, VCPU_SIAR(r4)
	ld	r8, VCPU_SDAR(r4)
	mtspr	SPRN_MMCR1, r5
	mtspr	SPRN_MMCRA, r6
	mtspr	SPRN_SIAR, r7
	mtspr	SPRN_SDAR, r8
849 850 851
BEGIN_FTR_SECTION
	ld	r5, VCPU_MMCR + 24(r4)
	ld	r6, VCPU_SIER(r4)
852 853 854
	mtspr	SPRN_MMCR2, r5
	mtspr	SPRN_SIER, r6
BEGIN_FTR_SECTION_NESTED(96)
855 856 857 858 859 860
	lwz	r7, VCPU_PMC + 24(r4)
	lwz	r8, VCPU_PMC + 28(r4)
	ld	r9, VCPU_MMCR + 32(r4)
	mtspr	SPRN_SPMC1, r7
	mtspr	SPRN_SPMC2, r8
	mtspr	SPRN_MMCRS, r9
861
END_FTR_SECTION_NESTED(CPU_FTR_ARCH_300, 0, 96)
862
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	mtspr	SPRN_MMCR0, r3
	isync

	/* Load up FP, VMX and VSX registers */
	bl	kvmppc_load_fp

	ld	r14, VCPU_GPR(R14)(r4)
	ld	r15, VCPU_GPR(R15)(r4)
	ld	r16, VCPU_GPR(R16)(r4)
	ld	r17, VCPU_GPR(R17)(r4)
	ld	r18, VCPU_GPR(R18)(r4)
	ld	r19, VCPU_GPR(R19)(r4)
	ld	r20, VCPU_GPR(R20)(r4)
	ld	r21, VCPU_GPR(R21)(r4)
	ld	r22, VCPU_GPR(R22)(r4)
	ld	r23, VCPU_GPR(R23)(r4)
	ld	r24, VCPU_GPR(R24)(r4)
	ld	r25, VCPU_GPR(R25)(r4)
	ld	r26, VCPU_GPR(R26)(r4)
	ld	r27, VCPU_GPR(R27)(r4)
	ld	r28, VCPU_GPR(R28)(r4)
	ld	r29, VCPU_GPR(R29)(r4)
	ld	r30, VCPU_GPR(R30)(r4)
	ld	r31, VCPU_GPR(R31)(r4)

	/* Switch DSCR to guest value */
	ld	r5, VCPU_DSCR(r4)
	mtspr	SPRN_DSCR, r5

892
BEGIN_FTR_SECTION
893
	/* Skip next section on POWER7 */
894 895 896 897 898 899 900 901 902 903 904 905 906
	b	8f
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
	/* Load up POWER8-specific registers */
	ld	r5, VCPU_IAMR(r4)
	lwz	r6, VCPU_PSPB(r4)
	ld	r7, VCPU_FSCR(r4)
	mtspr	SPRN_IAMR, r5
	mtspr	SPRN_PSPB, r6
	mtspr	SPRN_FSCR, r7
	ld	r5, VCPU_DAWR(r4)
	ld	r6, VCPU_DAWRX(r4)
	ld	r7, VCPU_CIABR(r4)
	ld	r8, VCPU_TAR(r4)
907 908 909 910 911
	/*
	 * Handle broken DAWR case by not writing it. This means we
	 * can still store the DAWR register for migration.
	 */
BEGIN_FTR_SECTION
912 913
	mtspr	SPRN_DAWR, r5
	mtspr	SPRN_DAWRX, r6
914
END_FTR_SECTION_IFSET(CPU_FTR_DAWR)
915 916 917
	mtspr	SPRN_CIABR, r7
	mtspr	SPRN_TAR, r8
	ld	r5, VCPU_IC(r4)
918
	ld	r8, VCPU_EBBHR(r4)
919
	mtspr	SPRN_IC, r5
920 921 922
	mtspr	SPRN_EBBHR, r8
	ld	r5, VCPU_EBBRR(r4)
	ld	r6, VCPU_BESCR(r4)
923 924
	lwz	r7, VCPU_GUEST_PID(r4)
	ld	r8, VCPU_WORT(r4)
925 926
	mtspr	SPRN_EBBRR, r5
	mtspr	SPRN_BESCR, r6
927 928 929
	mtspr	SPRN_PID, r7
	mtspr	SPRN_WORT, r8
BEGIN_FTR_SECTION
930
	/* POWER8-only registers */
931 932
	ld	r5, VCPU_TCSCR(r4)
	ld	r6, VCPU_ACOP(r4)
933 934
	ld	r7, VCPU_CSIGR(r4)
	ld	r8, VCPU_TACR(r4)
935 936
	mtspr	SPRN_TCSCR, r5
	mtspr	SPRN_ACOP, r6
937 938
	mtspr	SPRN_CSIGR, r7
	mtspr	SPRN_TACR, r8
939
	nop
940 941 942 943
FTR_SECTION_ELSE
	/* POWER9-only registers */
	ld	r5, VCPU_TID(r4)
	ld	r6, VCPU_PSSCR(r4)
944
	lbz	r8, HSTATE_FAKE_SUSPEND(r13)
945
	oris	r6, r6, PSSCR_EC@h	/* This makes stop trap to HV */
946
	rldimi	r6, r8, PSSCR_FAKE_SUSPEND_LG, 63 - PSSCR_FAKE_SUSPEND_LG
947
	ld	r7, VCPU_HFSCR(r4)
948 949
	mtspr	SPRN_TIDR, r5
	mtspr	SPRN_PSSCR, r6
950
	mtspr	SPRN_HFSCR, r7
951
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
952 953
8:

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	ld	r5, VCPU_SPRG0(r4)
	ld	r6, VCPU_SPRG1(r4)
	ld	r7, VCPU_SPRG2(r4)
	ld	r8, VCPU_SPRG3(r4)
	mtspr	SPRN_SPRG0, r5
	mtspr	SPRN_SPRG1, r6
	mtspr	SPRN_SPRG2, r7
	mtspr	SPRN_SPRG3, r8

	/* Load up DAR and DSISR */
	ld	r5, VCPU_DAR(r4)
	lwz	r6, VCPU_DSISR(r4)
	mtspr	SPRN_DAR, r5
	mtspr	SPRN_DSISR, r6

	/* Restore AMR and UAMOR, set AMOR to all 1s */
	ld	r5,VCPU_AMR(r4)
	ld	r6,VCPU_UAMOR(r4)
	li	r7,-1
	mtspr	SPRN_AMR,r5
	mtspr	SPRN_UAMOR,r6
	mtspr	SPRN_AMOR,r7
976 977 978 979 980 981 982 983 984

	/* Restore state of CTRL run bit; assume 1 on entry */
	lwz	r5,VCPU_CTRL(r4)
	andi.	r5,r5,1
	bne	4f
	mfspr	r6,SPRN_CTRLF
	clrrdi	r6,r6,1
	mtspr	SPRN_CTRLT,r6
4:
985 986 987 988 989 990 991 992 993
	/* Secondary threads wait for primary to have done partition switch */
	ld	r5, HSTATE_KVM_VCORE(r13)
	lbz	r6, HSTATE_PTID(r13)
	cmpwi	r6, 0
	beq	21f
	lbz	r0, VCORE_IN_GUEST(r5)
	cmpwi	r0, 0
	bne	21f
	HMT_LOW
994 995 996 997
20:	lwz	r3, VCORE_ENTRY_EXIT(r5)
	cmpwi	r3, 0x100
	bge	no_switch_exit
	lbz	r0, VCORE_IN_GUEST(r5)
998 999 1000 1001 1002 1003 1004 1005 1006
	cmpwi	r0, 0
	beq	20b
	HMT_MEDIUM
21:
	/* Set LPCR. */
	ld	r8,VCORE_LPCR(r5)
	mtspr	SPRN_LPCR,r8
	isync

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	/*
	 * Set the decrementer to the guest decrementer.
	 */
	ld	r8,VCPU_DEC_EXPIRES(r4)
	/* r8 is a host timebase value here, convert to guest TB */
	ld	r5,HSTATE_KVM_VCORE(r13)
	ld	r6,VCORE_TB_OFFSET_APPL(r5)
	add	r8,r8,r6
	mftb	r7
	subf	r3,r7,r8
	mtspr	SPRN_DEC,r3

1019 1020
	/* Check if HDEC expires soon */
	mfspr	r3, SPRN_HDEC
1021 1022
	EXTEND_HDEC(r3)
	cmpdi	r3, 512		/* 1 microsecond */
1023 1024
	blt	hdec_soon

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	/* For hash guest, clear out and reload the SLB */
	ld	r6, VCPU_KVM(r4)
	lbz	r0, KVM_RADIX(r6)
	cmpwi	r0, 0
	bne	9f
	li	r6, 0
	slbmte	r6, r6
	slbia
	ptesync

	/* Load up guest SLB entries (N.B. slb_max will be 0 for radix) */
	lwz	r5,VCPU_SLB_MAX(r4)
	cmpwi	r5,0
	beq	9f
	mtctr	r5
	addi	r6,r4,VCPU_SLB
1:	ld	r8,VCPU_SLB_E(r6)
	ld	r9,VCPU_SLB_V(r6)
	slbmte	r9,r8
	addi	r6,r6,VCPU_SLB_SIZE
	bdnz	1b
9:

1048 1049 1050
#ifdef CONFIG_KVM_XICS
	/* We are entering the guest on that thread, push VCPU to XIVE */
	ld	r10, HSTATE_XIVE_TIMA_PHYS(r13)
1051
	cmpldi	cr0, r10, 0
1052 1053 1054 1055
	beq	no_xive
	ld	r11, VCPU_XIVE_SAVED_STATE(r4)
	li	r9, TM_QW1_OS
	eieio
1056
	stdcix	r11,r9,r10
1057 1058 1059 1060
	lwz	r11, VCPU_XIVE_CAM_WORD(r4)
	li	r9, TM_QW1_OS + TM_WORD2
	stwcix	r11,r9,r10
	li	r9, 1
1061
	stb	r9, VCPU_XIVE_PUSHED(r4)
1062
	eieio
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072

	/*
	 * We clear the irq_pending flag. There is a small chance of a
	 * race vs. the escalation interrupt happening on another
	 * processor setting it again, but the only consequence is to
	 * cause a spurrious wakeup on the next H_CEDE which is not an
	 * issue.
	 */
	li	r0,0
	stb	r0, VCPU_IRQ_PENDING(r4)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107

	/*
	 * In single escalation mode, if the escalation interrupt is
	 * on, we mask it.
	 */
	lbz	r0, VCPU_XIVE_ESC_ON(r4)
	cmpwi	r0,0
	beq	1f
	ld	r10, VCPU_XIVE_ESC_RADDR(r4)
	li	r9, XIVE_ESB_SET_PQ_01
	ldcix	r0, r10, r9
	sync

	/* We have a possible subtle race here: The escalation interrupt might
	 * have fired and be on its way to the host queue while we mask it,
	 * and if we unmask it early enough (re-cede right away), there is
	 * a theorical possibility that it fires again, thus landing in the
	 * target queue more than once which is a big no-no.
	 *
	 * Fortunately, solving this is rather easy. If the above load setting
	 * PQ to 01 returns a previous value where P is set, then we know the
	 * escalation interrupt is somewhere on its way to the host. In that
	 * case we simply don't clear the xive_esc_on flag below. It will be
	 * eventually cleared by the handler for the escalation interrupt.
	 *
	 * Then, when doing a cede, we check that flag again before re-enabling
	 * the escalation interrupt, and if set, we abort the cede.
	 */
	andi.	r0, r0, XIVE_ESB_VAL_P
	bne-	1f

	/* Now P is 0, we can clear the flag */
	li	r0, 0
	stb	r0, VCPU_XIVE_ESC_ON(r4)
1:
1108 1109 1110
no_xive:
#endif /* CONFIG_KVM_XICS */

1111
deliver_guest_interrupt:
1112
	ld	r6, VCPU_CTR(r4)
1113
	ld	r7, VCPU_XER(r4)
1114 1115 1116 1117

	mtctr	r6
	mtxer	r7

1118
kvmppc_cede_reentry:		/* r4 = vcpu, r13 = paca */
1119 1120
	ld	r10, VCPU_PC(r4)
	ld	r11, VCPU_MSR(r4)
1121 1122
	ld	r6, VCPU_SRR0(r4)
	ld	r7, VCPU_SRR1(r4)
1123 1124
	mtspr	SPRN_SRR0, r6
	mtspr	SPRN_SRR1, r7
1125

1126
	/* r11 = vcpu->arch.msr & ~MSR_HV */
1127 1128 1129 1130
	rldicl	r11, r11, 63 - MSR_HV_LG, 1
	rotldi	r11, r11, 1 + MSR_HV_LG
	ori	r11, r11, MSR_ME

1131
	/* Check if we can deliver an external or decrementer interrupt now */
1132 1133 1134 1135 1136 1137 1138 1139
	ld	r0, VCPU_PENDING_EXC(r4)
	rldicl	r0, r0, 64 - BOOK3S_IRQPRIO_EXTERNAL_LEVEL, 63
	cmpdi	cr1, r0, 0
	andi.	r8, r11, MSR_EE
	mfspr	r8, SPRN_LPCR
	/* Insert EXTERNAL_LEVEL bit into LPCR at the MER bit position */
	rldimi	r8, r0, LPCR_MER_SH, 63 - LPCR_MER_SH
	mtspr	SPRN_LPCR, r8
1140 1141
	isync
	beq	5f
1142 1143 1144
	li	r0, BOOK3S_INTERRUPT_EXTERNAL
	bne	cr1, 12f
	mfspr	r0, SPRN_DEC
1145 1146 1147 1148 1149 1150 1151
BEGIN_FTR_SECTION
	/* On POWER9 check whether the guest has large decrementer enabled */
	andis.	r8, r8, LPCR_LD@h
	bne	15f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
	extsw	r0, r0
15:	cmpdi	r0, 0
1152 1153
	li	r0, BOOK3S_INTERRUPT_DECREMENTER
	bge	5f
1154

1155
12:	mtspr	SPRN_SRR0, r10
1156
	mr	r10,r0
1157
	mtspr	SPRN_SRR1, r11
1158 1159
	mr	r9, r4
	bl	kvmppc_msr_interrupt
1160
5:
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
BEGIN_FTR_SECTION
	b	fast_guest_return
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
	/* On POWER9, check for pending doorbell requests */
	lbz	r0, VCPU_DBELL_REQ(r4)
	cmpwi	r0, 0
	beq	fast_guest_return
	ld	r5, HSTATE_KVM_VCORE(r13)
	/* Set DPDES register so the CPU will take a doorbell interrupt */
	li	r0, 1
	mtspr	SPRN_DPDES, r0
	std	r0, VCORE_DPDES(r5)
	/* Make sure other cpus see vcore->dpdes set before dbell req clear */
	lwsync
	/* Clear the pending doorbell request */
	li	r0, 0
	stb	r0, VCPU_DBELL_REQ(r4)
1178

1179 1180 1181 1182 1183 1184 1185
/*
 * Required state:
 * R4 = vcpu
 * R10: value for HSRR0
 * R11: value for HSRR1
 * R13 = PACA
 */
1186
fast_guest_return:
1187 1188
	li	r0,0
	stb	r0,VCPU_CEDED(r4)	/* cancel cede */
1189 1190 1191 1192
	mtspr	SPRN_HSRR0,r10
	mtspr	SPRN_HSRR1,r11

	/* Activate guest mode, so faults get handled by KVM */
1193
	li	r9, KVM_GUEST_MODE_GUEST_HV
1194 1195
	stb	r9, HSTATE_IN_GUEST(r13)

1196 1197 1198 1199 1200 1201
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	/* Accumulate timing */
	addi	r3, r4, VCPU_TB_GUEST
	bl	kvmhv_accumulate_time
#endif

1202 1203
	/* Enter guest */

1204 1205 1206 1207
BEGIN_FTR_SECTION
	ld	r5, VCPU_CFAR(r4)
	mtspr	SPRN_CFAR, r5
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
1208 1209 1210
BEGIN_FTR_SECTION
	ld	r0, VCPU_PPR(r4)
END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1211

1212
	ld	r5, VCPU_LR(r4)
1213
	ld	r6, VCPU_CR(r4)
1214 1215 1216
	mtlr	r5
	mtcr	r6

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	ld	r1, VCPU_GPR(R1)(r4)
	ld	r2, VCPU_GPR(R2)(r4)
	ld	r3, VCPU_GPR(R3)(r4)
	ld	r5, VCPU_GPR(R5)(r4)
	ld	r6, VCPU_GPR(R6)(r4)
	ld	r7, VCPU_GPR(R7)(r4)
	ld	r8, VCPU_GPR(R8)(r4)
	ld	r9, VCPU_GPR(R9)(r4)
	ld	r10, VCPU_GPR(R10)(r4)
	ld	r11, VCPU_GPR(R11)(r4)
	ld	r12, VCPU_GPR(R12)(r4)
	ld	r13, VCPU_GPR(R13)(r4)

1230 1231 1232
BEGIN_FTR_SECTION
	mtspr	SPRN_PPR, r0
END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1233 1234 1235 1236 1237 1238 1239

/* Move canary into DSISR to check for later */
BEGIN_FTR_SECTION
	li	r0, 0x7fff
	mtspr	SPRN_HDSISR, r0
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)

1240
	ld	r0, VCPU_GPR(R0)(r4)
1241
	ld	r4, VCPU_GPR(R4)(r4)
1242
	HRFI_TO_GUEST
1243 1244
	b	.

1245
secondary_too_late:
1246
	li	r12, 0
1247
	stw	r12, STACK_SLOT_TRAP(r1)
1248 1249
	cmpdi	r4, 0
	beq	11f
1250 1251
	stw	r12, VCPU_TRAP(r4)
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1252 1253
	addi	r3, r4, VCPU_TB_RMEXIT
	bl	kvmhv_accumulate_time
1254
#endif
1255 1256
11:	b	kvmhv_switch_to_host

1257 1258 1259 1260
no_switch_exit:
	HMT_MEDIUM
	li	r12, 0
	b	12f
1261
hdec_soon:
1262
	li	r12, BOOK3S_INTERRUPT_HV_DECREMENTER
1263
12:	stw	r12, VCPU_TRAP(r4)
1264 1265
	mr	r9, r4
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1266 1267 1268
	addi	r3, r4, VCPU_TB_RMEXIT
	bl	kvmhv_accumulate_time
#endif
1269
	b	guest_bypass
1270

1271 1272 1273 1274 1275 1276 1277 1278 1279
/******************************************************************************
 *                                                                            *
 *                               Exit code                                    *
 *                                                                            *
 *****************************************************************************/

/*
 * We come here from the first-level interrupt handlers.
 */
1280 1281
	.globl	kvmppc_interrupt_hv
kvmppc_interrupt_hv:
1282 1283
	/*
	 * Register contents:
1284
	 * R12		= (guest CR << 32) | interrupt vector
1285
	 * R13		= PACA
1286
	 * guest R12 saved in shadow VCPU SCRATCH0
1287
	 * guest CTR saved in shadow VCPU SCRATCH1 if RELOCATABLE
1288 1289
	 * guest R13 saved in SPRN_SCRATCH0
	 */
1290
	std	r9, HSTATE_SCRATCH2(r13)
1291 1292 1293
	lbz	r9, HSTATE_IN_GUEST(r13)
	cmpwi	r9, KVM_GUEST_MODE_HOST_HV
	beq	kvmppc_bad_host_intr
1294 1295
#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
	cmpwi	r9, KVM_GUEST_MODE_GUEST
1296
	ld	r9, HSTATE_SCRATCH2(r13)
1297 1298
	beq	kvmppc_interrupt_pr
#endif
1299 1300 1301 1302
	/* We're now back in the host but in guest MMU context */
	li	r9, KVM_GUEST_MODE_HOST_HV
	stb	r9, HSTATE_IN_GUEST(r13)

1303 1304 1305 1306
	ld	r9, HSTATE_KVM_VCPU(r13)

	/* Save registers */

1307 1308 1309 1310 1311 1312 1313 1314 1315
	std	r0, VCPU_GPR(R0)(r9)
	std	r1, VCPU_GPR(R1)(r9)
	std	r2, VCPU_GPR(R2)(r9)
	std	r3, VCPU_GPR(R3)(r9)
	std	r4, VCPU_GPR(R4)(r9)
	std	r5, VCPU_GPR(R5)(r9)
	std	r6, VCPU_GPR(R6)(r9)
	std	r7, VCPU_GPR(R7)(r9)
	std	r8, VCPU_GPR(R8)(r9)
1316
	ld	r0, HSTATE_SCRATCH2(r13)
1317 1318 1319
	std	r0, VCPU_GPR(R9)(r9)
	std	r10, VCPU_GPR(R10)(r9)
	std	r11, VCPU_GPR(R11)(r9)
1320
	ld	r3, HSTATE_SCRATCH0(r13)
1321
	std	r3, VCPU_GPR(R12)(r9)
1322 1323
	/* CR is in the high half of r12 */
	srdi	r4, r12, 32
1324
	std	r4, VCPU_CR(r9)
1325 1326 1327 1328
BEGIN_FTR_SECTION
	ld	r3, HSTATE_CFAR(r13)
	std	r3, VCPU_CFAR(r9)
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
1329 1330 1331 1332
BEGIN_FTR_SECTION
	ld	r4, HSTATE_PPR(r13)
	std	r4, VCPU_PPR(r9)
END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1333 1334 1335 1336 1337 1338 1339 1340 1341

	/* Restore R1/R2 so we can handle faults */
	ld	r1, HSTATE_HOST_R1(r13)
	ld	r2, PACATOC(r13)

	mfspr	r10, SPRN_SRR0
	mfspr	r11, SPRN_SRR1
	std	r10, VCPU_SRR0(r9)
	std	r11, VCPU_SRR1(r9)
1342 1343
	/* trap is in the low half of r12, clear CR from the high half */
	clrldi	r12, r12, 32
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	andi.	r0, r12, 2		/* need to read HSRR0/1? */
	beq	1f
	mfspr	r10, SPRN_HSRR0
	mfspr	r11, SPRN_HSRR1
	clrrdi	r12, r12, 2
1:	std	r10, VCPU_PC(r9)
	std	r11, VCPU_MSR(r9)

	GET_SCRATCH0(r3)
	mflr	r4
1354
	std	r3, VCPU_GPR(R13)(r9)
1355 1356 1357 1358
	std	r4, VCPU_LR(r9)

	stw	r12,VCPU_TRAP(r9)

1359 1360 1361 1362 1363 1364 1365 1366 1367
	/*
	 * Now that we have saved away SRR0/1 and HSRR0/1,
	 * interrupts are recoverable in principle, so set MSR_RI.
	 * This becomes important for relocation-on interrupts from
	 * the guest, which we can get in radix mode on POWER9.
	 */
	li	r0, MSR_RI
	mtmsrd	r0, 1

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	addi	r3, r9, VCPU_TB_RMINTR
	mr	r4, r9
	bl	kvmhv_accumulate_time
	ld	r5, VCPU_GPR(R5)(r9)
	ld	r6, VCPU_GPR(R6)(r9)
	ld	r7, VCPU_GPR(R7)(r9)
	ld	r8, VCPU_GPR(R8)(r9)
#endif

1378
	/* Save HEIR (HV emulation assist reg) in emul_inst
1379 1380
	   if this is an HEI (HV emulation interrupt, e40) */
	li	r3,KVM_INST_FETCH_FAILED
1381
	stw	r3,VCPU_LAST_INST(r9)
1382 1383 1384
	cmpwi	r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
	bne	11f
	mfspr	r3,SPRN_HEIR
1385
11:	stw	r3,VCPU_HEIR(r9)
1386 1387

	/* these are volatile across C function calls */
1388 1389 1390 1391
#ifdef CONFIG_RELOCATABLE
	ld	r3, HSTATE_SCRATCH1(r13)
	mtctr	r3
#else
1392
	mfctr	r3
1393
#endif
1394 1395
	mfxer	r4
	std	r3, VCPU_CTR(r9)
1396
	std	r4, VCPU_XER(r9)
1397

1398 1399 1400 1401 1402 1403
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* For softpatch interrupt, go off and do TM instruction emulation */
	cmpwi	r12, BOOK3S_INTERRUPT_HV_SOFTPATCH
	beq	kvmppc_tm_emul
#endif

1404 1405 1406
	/* If this is a page table miss then see if it's theirs or ours */
	cmpwi	r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
	beq	kvmppc_hdsi
1407 1408
	cmpwi	r12, BOOK3S_INTERRUPT_H_INST_STORAGE
	beq	kvmppc_hisi
1409

1410 1411 1412 1413
	/* See if this is a leftover HDEC interrupt */
	cmpwi	r12,BOOK3S_INTERRUPT_HV_DECREMENTER
	bne	2f
	mfspr	r3,SPRN_HDEC
1414 1415
	EXTEND_HDEC(r3)
	cmpdi	r3,0
1416 1417
	mr	r4,r9
	bge	fast_guest_return
1418
2:
1419
	/* See if this is an hcall we can handle in real mode */
1420 1421
	cmpwi	r12,BOOK3S_INTERRUPT_SYSCALL
	beq	hcall_try_real_mode
1422

1423 1424 1425
	/* Hypervisor doorbell - exit only if host IPI flag set */
	cmpwi	r12, BOOK3S_INTERRUPT_H_DOORBELL
	bne	3f
1426 1427
BEGIN_FTR_SECTION
	PPC_MSGSYNC
1428
	lwsync
1429
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1430
	lbz	r0, HSTATE_HOST_IPI(r13)
1431
	cmpwi	r0, 0
1432 1433 1434
	beq	4f
	b	guest_exit_cont
3:
1435 1436 1437 1438 1439 1440 1441
	/* If it's a hypervisor facility unavailable interrupt, save HFSCR */
	cmpwi	r12, BOOK3S_INTERRUPT_H_FAC_UNAVAIL
	bne	14f
	mfspr	r3, SPRN_HFSCR
	std	r3, VCPU_HFSCR(r9)
	b	guest_exit_cont
14:
1442 1443
	/* External interrupt ? */
	cmpwi	r12, BOOK3S_INTERRUPT_EXTERNAL
1444
	bne+	guest_exit_cont
1445 1446 1447 1448

	/* External interrupt, first check for host_ipi. If this is
	 * set, we know the host wants us out so let's do it now
	 */
1449
	bl	kvmppc_read_intr
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464

	/*
	 * Restore the active volatile registers after returning from
	 * a C function.
	 */
	ld	r9, HSTATE_KVM_VCPU(r13)
	li	r12, BOOK3S_INTERRUPT_EXTERNAL

	/*
	 * kvmppc_read_intr return codes:
	 *
	 * Exit to host (r3 > 0)
	 *   1 An interrupt is pending that needs to be handled by the host
	 *     Exit guest and return to host by branching to guest_exit_cont
	 *
1465 1466 1467 1468 1469
	 *   2 Passthrough that needs completion in the host
	 *     Exit guest and return to host by branching to guest_exit_cont
	 *     However, we also set r12 to BOOK3S_INTERRUPT_HV_RM_HARD
	 *     to indicate to the host to complete handling the interrupt
	 *
1470 1471 1472 1473 1474 1475 1476 1477 1478
	 * Before returning to guest, we check if any CPU is heading out
	 * to the host and if so, we head out also. If no CPUs are heading
	 * check return values <= 0.
	 *
	 * Return to guest (r3 <= 0)
	 *  0 No external interrupt is pending
	 * -1 A guest wakeup IPI (which has now been cleared)
	 *    In either case, we return to guest to deliver any pending
	 *    guest interrupts.
1479 1480 1481 1482
	 *
	 * -2 A PCI passthrough external interrupt was handled
	 *    (interrupt was delivered directly to guest)
	 *    Return to guest to deliver any pending guest interrupts.
1483 1484
	 */

1485 1486 1487 1488 1489 1490 1491 1492 1493
	cmpdi	r3, 1
	ble	1f

	/* Return code = 2 */
	li	r12, BOOK3S_INTERRUPT_HV_RM_HARD
	stw	r12, VCPU_TRAP(r9)
	b	guest_exit_cont

1:	/* Return code <= 1 */
1494
	cmpdi	r3, 0
1495
	bgt	guest_exit_cont
1496

1497
	/* Return code <= 0 */
1498
4:	ld	r5, HSTATE_KVM_VCORE(r13)
1499 1500
	lwz	r0, VCORE_ENTRY_EXIT(r5)
	cmpwi	r0, 0x100
1501
	mr	r4, r9
1502
	blt	deliver_guest_interrupt
1503

1504
guest_exit_cont:		/* r9 = vcpu, r12 = trap, r13 = paca */
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	/* Save more register state  */
	mfdar	r6
	mfdsisr	r7
	std	r6, VCPU_DAR(r9)
	stw	r7, VCPU_DSISR(r9)
	/* don't overwrite fault_dar/fault_dsisr if HDSI */
	cmpwi	r12,BOOK3S_INTERRUPT_H_DATA_STORAGE
	beq	mc_cont
	std	r6, VCPU_FAULT_DAR(r9)
	stw	r7, VCPU_FAULT_DSISR(r9)

	/* See if it is a machine check */
	cmpwi	r12, BOOK3S_INTERRUPT_MACHINE_CHECK
	beq	machine_check_realmode
mc_cont:
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	addi	r3, r9, VCPU_TB_RMEXIT
	mr	r4, r9
	bl	kvmhv_accumulate_time
#endif
1525 1526
#ifdef CONFIG_KVM_XICS
	/* We are exiting, pull the VP from the XIVE */
1527
	lbz	r0, VCPU_XIVE_PUSHED(r9)
1528 1529 1530 1531 1532
	cmpwi	cr0, r0, 0
	beq	1f
	li	r7, TM_SPC_PULL_OS_CTX
	li	r6, TM_QW1_OS
	mfmsr	r0
1533
	andi.	r0, r0, MSR_DR		/* in real mode? */
1534 1535 1536 1537 1538 1539
	beq	2f
	ld	r10, HSTATE_XIVE_TIMA_VIRT(r13)
	cmpldi	cr0, r10, 0
	beq	1f
	/* First load to pull the context, we ignore the value */
	eieio
1540
	lwzx	r11, r7, r10
1541 1542 1543 1544 1545 1546 1547 1548
	/* Second load to recover the context state (Words 0 and 1) */
	ldx	r11, r6, r10
	b	3f
2:	ld	r10, HSTATE_XIVE_TIMA_PHYS(r13)
	cmpldi	cr0, r10, 0
	beq	1f
	/* First load to pull the context, we ignore the value */
	eieio
1549
	lwzcix	r11, r7, r10
1550 1551 1552 1553 1554 1555
	/* Second load to recover the context state (Words 0 and 1) */
	ldcix	r11, r6, r10
3:	std	r11, VCPU_XIVE_SAVED_STATE(r9)
	/* Fixup some of the state for the next load */
	li	r10, 0
	li	r0, 0xff
1556
	stb	r10, VCPU_XIVE_PUSHED(r9)
1557 1558
	stb	r10, (VCPU_XIVE_SAVED_STATE+3)(r9)
	stb	r0, (VCPU_XIVE_SAVED_STATE+4)(r9)
1559
	eieio
1560 1561
1:
#endif /* CONFIG_KVM_XICS */
1562

1563 1564 1565 1566
	/* Possibly flush the link stack here. */
1:	nop
	patch_site 1b patch__call_kvm_flush_link_stack

1567
	/* For hash guest, read the guest SLB and save it away */
1568 1569 1570
	ld	r5, VCPU_KVM(r9)
	lbz	r0, KVM_RADIX(r5)
	li	r5, 0
1571 1572
	cmpwi	r0, 0
	bne	3f			/* for radix, save 0 entries */
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	lwz	r0,VCPU_SLB_NR(r9)	/* number of entries in SLB */
	mtctr	r0
	li	r6,0
	addi	r7,r9,VCPU_SLB
1:	slbmfee	r8,r6
	andis.	r0,r8,SLB_ESID_V@h
	beq	2f
	add	r8,r8,r6		/* put index in */
	slbmfev	r3,r6
	std	r8,VCPU_SLB_E(r7)
	std	r3,VCPU_SLB_V(r7)
	addi	r7,r7,VCPU_SLB_SIZE
	addi	r5,r5,1
2:	addi	r6,r6,1
	bdnz	1b
1588 1589 1590 1591 1592
	/* Finally clear out the SLB */
	li	r0,0
	slbmte	r0,r0
	slbia
	ptesync
1593
3:	stw	r5,VCPU_SLB_MAX(r9)
1594

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	/* load host SLB entries */
BEGIN_MMU_FTR_SECTION
	b	0f
END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
	ld	r8,PACA_SLBSHADOWPTR(r13)

	.rept	SLB_NUM_BOLTED
	li	r3, SLBSHADOW_SAVEAREA
	LDX_BE	r5, r8, r3
	addi	r3, r3, 8
	LDX_BE	r6, r8, r3
	andis.	r7,r5,SLB_ESID_V@h
	beq	1f
	slbmte	r6,r5
1:	addi	r8,r8,16
	.endr
0:

1613
guest_bypass:
1614
	stw	r12, STACK_SLOT_TRAP(r1)
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633

	/* Save DEC */
	/* Do this before kvmhv_commence_exit so we know TB is guest TB */
	ld	r3, HSTATE_KVM_VCORE(r13)
	mfspr	r5,SPRN_DEC
	mftb	r6
	/* On P9, if the guest has large decr enabled, don't sign extend */
BEGIN_FTR_SECTION
	ld	r4, VCORE_LPCR(r3)
	andis.	r4, r4, LPCR_LD@h
	bne	16f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
	extsw	r5,r5
16:	add	r5,r5,r6
	/* r5 is a guest timebase value here, convert to host TB */
	ld	r4,VCORE_TB_OFFSET_APPL(r3)
	subf	r5,r4,r5
	std	r5,VCPU_DEC_EXPIRES(r9)

1634
	/* Increment exit count, poke other threads to exit */
1635
	mr 	r3, r12
1636
	bl	kvmhv_commence_exit
1637 1638
	nop
	ld	r9, HSTATE_KVM_VCPU(r13)
1639

1640 1641 1642 1643 1644
	/* Stop others sending VCPU interrupts to this physical CPU */
	li	r0, -1
	stw	r0, VCPU_CPU(r9)
	stw	r0, VCPU_THREAD_CPU(r9)

1645
	/* Save guest CTRL register, set runlatch to 1 */
1646
	mfspr	r6,SPRN_CTRLF
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	stw	r6,VCPU_CTRL(r9)
	andi.	r0,r6,1
	bne	4f
	ori	r6,r6,1
	mtspr	SPRN_CTRLT,r6
4:
	/*
	 * Save the guest PURR/SPURR
	 */
	mfspr	r5,SPRN_PURR
	mfspr	r6,SPRN_SPURR
	ld	r7,VCPU_PURR(r9)
	ld	r8,VCPU_SPURR(r9)
	std	r5,VCPU_PURR(r9)
	std	r6,VCPU_SPURR(r9)
	subf	r5,r7,r5
	subf	r6,r8,r6

	/*
	 * Restore host PURR/SPURR and add guest times
	 * so that the time in the guest gets accounted.
	 */
	ld	r3,HSTATE_PURR(r13)
	ld	r4,HSTATE_SPURR(r13)
	add	r3,r3,r5
	add	r4,r4,r6
	mtspr	SPRN_PURR,r3
	mtspr	SPRN_SPURR,r4

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
BEGIN_FTR_SECTION
	b	8f
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
	/* Save POWER8-specific registers */
	mfspr	r5, SPRN_IAMR
	mfspr	r6, SPRN_PSPB
	mfspr	r7, SPRN_FSCR
	std	r5, VCPU_IAMR(r9)
	stw	r6, VCPU_PSPB(r9)
	std	r7, VCPU_FSCR(r9)
	mfspr	r5, SPRN_IC
	mfspr	r7, SPRN_TAR
	std	r5, VCPU_IC(r9)
	std	r7, VCPU_TAR(r9)
1690
	mfspr	r8, SPRN_EBBHR
1691 1692 1693
	std	r8, VCPU_EBBHR(r9)
	mfspr	r5, SPRN_EBBRR
	mfspr	r6, SPRN_BESCR
1694 1695
	mfspr	r7, SPRN_PID
	mfspr	r8, SPRN_WORT
1696 1697
	std	r5, VCPU_EBBRR(r9)
	std	r6, VCPU_BESCR(r9)
1698 1699 1700
	stw	r7, VCPU_GUEST_PID(r9)
	std	r8, VCPU_WORT(r9)
BEGIN_FTR_SECTION
1701 1702
	mfspr	r5, SPRN_TCSCR
	mfspr	r6, SPRN_ACOP
1703 1704
	mfspr	r7, SPRN_CSIGR
	mfspr	r8, SPRN_TACR
1705 1706
	std	r5, VCPU_TCSCR(r9)
	std	r6, VCPU_ACOP(r9)
1707 1708
	std	r7, VCPU_CSIGR(r9)
	std	r8, VCPU_TACR(r9)
1709 1710 1711 1712 1713 1714 1715
FTR_SECTION_ELSE
	mfspr	r5, SPRN_TIDR
	mfspr	r6, SPRN_PSSCR
	std	r5, VCPU_TID(r9)
	rldicl	r6, r6, 4, 50		/* r6 &= PSSCR_GUEST_VIS */
	rotldi	r6, r6, 60
	std	r6, VCPU_PSSCR(r9)
1716 1717 1718
	/* Restore host HFSCR value */
	ld	r7, STACK_SLOT_HFSCR(r1)
	mtspr	SPRN_HFSCR, r7
1719
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
1720 1721 1722 1723 1724
	/*
	 * Restore various registers to 0, where non-zero values
	 * set by the guest could disrupt the host.
	 */
	li	r0, 0
1725
	mtspr	SPRN_PSPB, r0
1726
	mtspr	SPRN_WORT, r0
1727 1728
BEGIN_FTR_SECTION
	mtspr	SPRN_TCSCR, r0
1729 1730 1731 1732
	/* Set MMCRS to 1<<31 to freeze and disable the SPMC counters */
	li	r0, 1
	sldi	r0, r0, 31
	mtspr	SPRN_MMCRS, r0
1733
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
1734

1735 1736 1737 1738 1739
	/* Save and restore AMR, IAMR and UAMOR before turning on the MMU */
	ld	r8, STACK_SLOT_IAMR(r1)
	mtspr	SPRN_IAMR, r8

8:	/* Power7 jumps back in here */
1740 1741 1742 1743
	mfspr	r5,SPRN_AMR
	mfspr	r6,SPRN_UAMOR
	std	r5,VCPU_AMR(r9)
	std	r6,VCPU_UAMOR(r9)
1744 1745 1746
	ld	r5,STACK_SLOT_AMR(r1)
	ld	r6,STACK_SLOT_UAMOR(r1)
	mtspr	SPRN_AMR, r5
1747
	mtspr	SPRN_UAMOR, r6
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787

	/* Switch DSCR back to host value */
	mfspr	r8, SPRN_DSCR
	ld	r7, HSTATE_DSCR(r13)
	std	r8, VCPU_DSCR(r9)
	mtspr	SPRN_DSCR, r7

	/* Save non-volatile GPRs */
	std	r14, VCPU_GPR(R14)(r9)
	std	r15, VCPU_GPR(R15)(r9)
	std	r16, VCPU_GPR(R16)(r9)
	std	r17, VCPU_GPR(R17)(r9)
	std	r18, VCPU_GPR(R18)(r9)
	std	r19, VCPU_GPR(R19)(r9)
	std	r20, VCPU_GPR(R20)(r9)
	std	r21, VCPU_GPR(R21)(r9)
	std	r22, VCPU_GPR(R22)(r9)
	std	r23, VCPU_GPR(R23)(r9)
	std	r24, VCPU_GPR(R24)(r9)
	std	r25, VCPU_GPR(R25)(r9)
	std	r26, VCPU_GPR(R26)(r9)
	std	r27, VCPU_GPR(R27)(r9)
	std	r28, VCPU_GPR(R28)(r9)
	std	r29, VCPU_GPR(R29)(r9)
	std	r30, VCPU_GPR(R30)(r9)
	std	r31, VCPU_GPR(R31)(r9)

	/* Save SPRGs */
	mfspr	r3, SPRN_SPRG0
	mfspr	r4, SPRN_SPRG1
	mfspr	r5, SPRN_SPRG2
	mfspr	r6, SPRN_SPRG3
	std	r3, VCPU_SPRG0(r9)
	std	r4, VCPU_SPRG1(r9)
	std	r5, VCPU_SPRG2(r9)
	std	r6, VCPU_SPRG3(r9)

	/* save FP state */
	mr	r3, r9
	bl	kvmppc_save_fp
1788

1789
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1790 1791 1792 1793
/*
 * Branch around the call if both CPU_FTR_TM and
 * CPU_FTR_P9_TM_HV_ASSIST are off.
 */
1794
BEGIN_FTR_SECTION
1795 1796
	b	91f
END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
1797 1798 1799
	/*
	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS INCLUDING CR
	 */
1800 1801
	mr      r3, r9
	ld      r4, VCPU_MSR(r3)
1802
	bl	kvmppc_save_tm_hv
1803
	ld	r9, HSTATE_KVM_VCPU(r13)
1804
91:
1805 1806
#endif

1807 1808 1809 1810
	/* Increment yield count if they have a VPA */
	ld	r8, VCPU_VPA(r9)	/* do they have a VPA? */
	cmpdi	r8, 0
	beq	25f
1811 1812
	li	r4, LPPACA_YIELDCOUNT
	LWZX_BE	r3, r8, r4
1813
	addi	r3, r3, 1
1814
	STWX_BE	r3, r8, r4
1815 1816 1817 1818 1819
	li	r3, 1
	stb	r3, VCPU_VPA_DIRTY(r9)
25:
	/* Save PMU registers if requested */
	/* r8 and cr0.eq are live here */
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
BEGIN_FTR_SECTION
	/*
	 * POWER8 seems to have a hardware bug where setting
	 * MMCR0[PMAE] along with MMCR0[PMC1CE] and/or MMCR0[PMCjCE]
	 * when some counters are already negative doesn't seem
	 * to cause a performance monitor alert (and hence interrupt).
	 * The effect of this is that when saving the PMU state,
	 * if there is no PMU alert pending when we read MMCR0
	 * before freezing the counters, but one becomes pending
	 * before we read the counters, we lose it.
	 * To work around this, we need a way to freeze the counters
	 * before reading MMCR0.  Normally, freezing the counters
	 * is done by writing MMCR0 (to set MMCR0[FC]) which
	 * unavoidably writes MMCR0[PMA0] as well.  On POWER8,
	 * we can also freeze the counters using MMCR2, by writing
	 * 1s to all the counter freeze condition bits (there are
	 * 9 bits each for 6 counters).
	 */
	li	r3, -1			/* set all freeze bits */
	clrrdi	r3, r3, 10
	mfspr	r10, SPRN_MMCR2
	mtspr	SPRN_MMCR2, r3
	isync
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1844 1845 1846 1847 1848
	li	r3, 1
	sldi	r3, r3, 31		/* MMCR0_FC (freeze counters) bit */
	mfspr	r4, SPRN_MMCR0		/* save MMCR0 */
	mtspr	SPRN_MMCR0, r3		/* freeze all counters, disable ints */
	mfspr	r6, SPRN_MMCRA
1849
	/* Clear MMCRA in order to disable SDAR updates */
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	li	r7, 0
	mtspr	SPRN_MMCRA, r7
	isync
	beq	21f			/* if no VPA, save PMU stuff anyway */
	lbz	r7, LPPACA_PMCINUSE(r8)
	cmpwi	r7, 0			/* did they ask for PMU stuff to be saved? */
	bne	21f
	std	r3, VCPU_MMCR(r9)	/* if not, set saved MMCR0 to FC */
	b	22f
21:	mfspr	r5, SPRN_MMCR1
	mfspr	r7, SPRN_SIAR
	mfspr	r8, SPRN_SDAR
	std	r4, VCPU_MMCR(r9)
	std	r5, VCPU_MMCR + 8(r9)
	std	r6, VCPU_MMCR + 16(r9)
1865 1866 1867
BEGIN_FTR_SECTION
	std	r10, VCPU_MMCR + 24(r9)
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	std	r7, VCPU_SIAR(r9)
	std	r8, VCPU_SDAR(r9)
	mfspr	r3, SPRN_PMC1
	mfspr	r4, SPRN_PMC2
	mfspr	r5, SPRN_PMC3
	mfspr	r6, SPRN_PMC4
	mfspr	r7, SPRN_PMC5
	mfspr	r8, SPRN_PMC6
	stw	r3, VCPU_PMC(r9)
	stw	r4, VCPU_PMC + 4(r9)
	stw	r5, VCPU_PMC + 8(r9)
	stw	r6, VCPU_PMC + 12(r9)
	stw	r7, VCPU_PMC + 16(r9)
	stw	r8, VCPU_PMC + 20(r9)
1882 1883
BEGIN_FTR_SECTION
	mfspr	r5, SPRN_SIER
1884 1885
	std	r5, VCPU_SIER(r9)
BEGIN_FTR_SECTION_NESTED(96)
1886 1887 1888 1889 1890 1891 1892 1893
	mfspr	r6, SPRN_SPMC1
	mfspr	r7, SPRN_SPMC2
	mfspr	r8, SPRN_MMCRS
	stw	r6, VCPU_PMC + 24(r9)
	stw	r7, VCPU_PMC + 28(r9)
	std	r8, VCPU_MMCR + 32(r9)
	lis	r4, 0x8000
	mtspr	SPRN_MMCRS, r4
1894
END_FTR_SECTION_NESTED(CPU_FTR_ARCH_300, 0, 96)
1895
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1896
22:
1897

1898
	/* Restore host values of some registers */
1899 1900 1901 1902 1903
BEGIN_FTR_SECTION
	ld	r5, STACK_SLOT_CIABR(r1)
	ld	r6, STACK_SLOT_DAWR(r1)
	ld	r7, STACK_SLOT_DAWRX(r1)
	mtspr	SPRN_CIABR, r5
1904 1905 1906 1907
	/*
	 * If the DAWR doesn't work, it's ok to write these here as
	 * this value should always be zero
	*/
1908 1909 1910
	mtspr	SPRN_DAWR, r6
	mtspr	SPRN_DAWRX, r7
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1911 1912 1913
BEGIN_FTR_SECTION
	ld	r5, STACK_SLOT_TID(r1)
	ld	r6, STACK_SLOT_PSSCR(r1)
1914
	ld	r7, STACK_SLOT_PID(r1)
1915 1916
	mtspr	SPRN_TIDR, r5
	mtspr	SPRN_PSSCR, r6
1917
	mtspr	SPRN_PID, r7
1918
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1919 1920 1921 1922 1923

#ifdef CONFIG_PPC_RADIX_MMU
	/*
	 * Are we running hash or radix ?
	 */
1924 1925 1926
	ld	r5, VCPU_KVM(r9)
	lbz	r0, KVM_RADIX(r5)
	cmpwi	cr2, r0, 0
1927
	beq	cr2, 2f
1928

1929 1930 1931 1932 1933 1934 1935 1936
	/*
	 * Radix: do eieio; tlbsync; ptesync sequence in case we
	 * interrupted the guest between a tlbie and a ptesync.
	 */
	eieio
	tlbsync
	ptesync

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	/* Radix: Handle the case where the guest used an illegal PID */
	LOAD_REG_ADDR(r4, mmu_base_pid)
	lwz	r3, VCPU_GUEST_PID(r9)
	lwz	r5, 0(r4)
	cmpw	cr0,r3,r5
	blt	2f

	/*
	 * Illegal PID, the HW might have prefetched and cached in the TLB
	 * some translations for the  LPID 0 / guest PID combination which
	 * Linux doesn't know about, so we need to flush that PID out of
	 * the TLB. First we need to set LPIDR to 0 so tlbiel applies to
	 * the right context.
	*/
	li	r0,0
	mtspr	SPRN_LPID,r0
	isync

	/* Then do a congruence class local flush */
	ld	r6,VCPU_KVM(r9)
	lwz	r0,KVM_TLB_SETS(r6)
	mtctr	r0
	li	r7,0x400		/* IS field = 0b01 */
	ptesync
	sldi	r0,r3,32		/* RS has PID */
1:	PPC_TLBIEL(7,0,2,1,1)		/* RIC=2, PRS=1, R=1 */
	addi	r7,r7,0x1000
	bdnz	1b
	ptesync

1967
2:
1968
#endif /* CONFIG_PPC_RADIX_MMU */
1969

1970
	/*
1971
	 * POWER7/POWER8 guest -> host partition switch code.
1972 1973
	 * We don't have to lock against tlbies but we do
	 * have to coordinate the hardware threads.
1974
	 * Here STACK_SLOT_TRAP(r1) contains the trap number.
1975
	 */
1976
kvmhv_switch_to_host:
1977
	/* Secondary threads wait for primary to do partition switch */
1978
	ld	r5,HSTATE_KVM_VCORE(r13)
1979 1980
	ld	r4,VCORE_KVM(r5)	/* pointer to struct kvm */
	lbz	r3,HSTATE_PTID(r13)
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	cmpwi	r3,0
	beq	15f
	HMT_LOW
13:	lbz	r3,VCORE_IN_GUEST(r5)
	cmpwi	r3,0
	bne	13b
	HMT_MEDIUM
	b	16f

	/* Primary thread waits for all the secondaries to exit guest */
15:	lwz	r3,VCORE_ENTRY_EXIT(r5)
1992
	rlwinm	r0,r3,32-8,0xff
1993 1994 1995 1996 1997
	clrldi	r3,r3,56
	cmpw	r3,r0
	bne	15b
	isync

1998 1999 2000 2001 2002
	/* Did we actually switch to the guest at all? */
	lbz	r6, VCORE_IN_GUEST(r5)
	cmpwi	r6, 0
	beq	19f

2003
	/* Primary thread switches back to host partition */
2004
	lwz	r7,KVM_HOST_LPID(r4)
2005 2006
BEGIN_FTR_SECTION
	ld	r6,KVM_HOST_SDR1(r4)
2007 2008 2009
	li	r8,LPID_RSVD		/* switch to reserved LPID */
	mtspr	SPRN_LPID,r8
	ptesync
2010 2011
	mtspr	SPRN_SDR1,r6		/* switch to host page table */
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
2012 2013
	mtspr	SPRN_LPID,r7
	isync
2014

2015
BEGIN_FTR_SECTION
2016
	/* DPDES and VTB are shared between threads */
2017
	mfspr	r7, SPRN_DPDES
2018
	mfspr	r8, SPRN_VTB
2019
	std	r7, VCORE_DPDES(r5)
2020
	std	r8, VCORE_VTB(r5)
2021 2022 2023 2024 2025
	/* clear DPDES so we don't get guest doorbells in the host */
	li	r8, 0
	mtspr	SPRN_DPDES, r8
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)

2026
	/* If HMI, call kvmppc_realmode_hmi_handler() */
2027
	lwz	r12, STACK_SLOT_TRAP(r1)
2028 2029 2030 2031
	cmpwi	r12, BOOK3S_INTERRUPT_HMI
	bne	27f
	bl	kvmppc_realmode_hmi_handler
	nop
2032
	cmpdi	r3, 0
2033
	/*
2034 2035 2036
	 * At this point kvmppc_realmode_hmi_handler may have resync-ed
	 * the TB, and if it has, we must not subtract the guest timebase
	 * offset from the timebase. So, skip it.
2037 2038 2039 2040
	 *
	 * Also, do not call kvmppc_subcore_exit_guest() because it has
	 * been invoked as part of kvmppc_realmode_hmi_handler().
	 */
2041
	beq	30f
2042 2043

27:
2044
	/* Subtract timebase offset from timebase */
2045
	ld	r8, VCORE_TB_OFFSET_APPL(r5)
2046 2047
	cmpdi	r8,0
	beq	17f
2048 2049
	li	r0, 0
	std	r0, VCORE_TB_OFFSET_APPL(r5)
2050
	mftb	r6			/* current guest timebase */
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	subf	r8,r8,r6
	mtspr	SPRN_TBU40,r8		/* update upper 40 bits */
	mftb	r7			/* check if lower 24 bits overflowed */
	clrldi	r6,r6,40
	clrldi	r7,r7,40
	cmpld	r7,r6
	bge	17f
	addis	r8,r8,0x100		/* if so, increment upper 40 bits */
	mtspr	SPRN_TBU40,r8

2061 2062 2063 2064 2065
17:	bl	kvmppc_subcore_exit_guest
	nop
30:	ld	r5,HSTATE_KVM_VCORE(r13)
	ld	r4,VCORE_KVM(r5)	/* pointer to struct kvm */

2066
	/* Reset PCR */
2067
	ld	r0, VCORE_PCR(r5)
2068 2069 2070 2071 2072
	cmpdi	r0, 0
	beq	18f
	li	r0, 0
	mtspr	SPRN_PCR, r0
18:
2073
	/* Signal secondary CPUs to continue */
2074
	stb	r0,VCORE_IN_GUEST(r5)
2075
19:	lis	r8,0x7fff		/* MAX_INT@h */
2076 2077
	mtspr	SPRN_HDEC,r8

2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
16:
BEGIN_FTR_SECTION
	/* On POWER9 with HPT-on-radix we need to wait for all other threads */
	ld	r3, HSTATE_SPLIT_MODE(r13)
	cmpdi	r3, 0
	beq	47f
	lwz	r8, KVM_SPLIT_DO_RESTORE(r3)
	cmpwi	r8, 0
	beq	47f
	bl	kvmhv_p9_restore_lpcr
	nop
	b	48f
47:
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
	ld	r8,KVM_HOST_LPCR(r4)
2093 2094
	mtspr	SPRN_LPCR,r8
	isync
2095
48:
2096 2097 2098 2099 2100 2101 2102 2103 2104
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	/* Finish timing, if we have a vcpu */
	ld	r4, HSTATE_KVM_VCPU(r13)
	cmpdi	r4, 0
	li	r3, 0
	beq	2f
	bl	kvmhv_accumulate_time
2:
#endif
2105 2106 2107 2108
	/* Unset guest mode */
	li	r0, KVM_GUEST_MODE_NONE
	stb	r0, HSTATE_IN_GUEST(r13)

2109
	lwz	r12, STACK_SLOT_TRAP(r1)	/* return trap # in r12 */
2110 2111
	ld	r0, SFS+PPC_LR_STKOFF(r1)
	addi	r1, r1, SFS
2112 2113
	mtlr	r0
	blr
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
.balign 32
.global kvm_flush_link_stack
kvm_flush_link_stack:
	/* Save LR into r0 */
	mflr	r0

	/* Flush the link stack. On Power8 it's up to 32 entries in size. */
	.rept 32
	bl	.+4
	.endr

	/* And on Power9 it's up to 64. */
BEGIN_FTR_SECTION
	.rept 32
	bl	.+4
	.endr
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)

	/* Restore LR */
	mtlr	r0
	blr


2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
/*
 * Softpatch interrupt for transactional memory emulation cases
 * on POWER9 DD2.2.  This is early in the guest exit path - we
 * haven't saved registers or done a treclaim yet.
 */
kvmppc_tm_emul:
	/* Save instruction image in HEIR */
	mfspr	r3, SPRN_HEIR
	stw	r3, VCPU_HEIR(r9)

	/*
	 * The cases we want to handle here are those where the guest
	 * is in real suspend mode and is trying to transition to
	 * transactional mode.
	 */
	lbz	r0, HSTATE_FAKE_SUSPEND(r13)
	cmpwi	r0, 0		/* keep exiting guest if in fake suspend */
	bne	guest_exit_cont
	rldicl	r3, r11, 64 - MSR_TS_S_LG, 62
	cmpwi	r3, 1		/* or if not in suspend state */
	bne	guest_exit_cont

	/* Call C code to do the emulation */
	mr	r3, r9
	bl	kvmhv_p9_tm_emulation_early
	nop
	ld	r9, HSTATE_KVM_VCPU(r13)
	li	r12, BOOK3S_INTERRUPT_HV_SOFTPATCH
	cmpwi	r3, 0
	beq	guest_exit_cont		/* continue exiting if not handled */
	ld	r10, VCPU_PC(r9)
	ld	r11, VCPU_MSR(r9)
	b	fast_interrupt_c_return	/* go back to guest if handled */
#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */

2174 2175 2176 2177 2178 2179 2180 2181
/*
 * Check whether an HDSI is an HPTE not found fault or something else.
 * If it is an HPTE not found fault that is due to the guest accessing
 * a page that they have mapped but which we have paged out, then
 * we continue on with the guest exit path.  In all other cases,
 * reflect the HDSI to the guest as a DSI.
 */
kvmppc_hdsi:
2182 2183
	ld	r3, VCPU_KVM(r9)
	lbz	r0, KVM_RADIX(r3)
2184 2185
	mfspr	r4, SPRN_HDAR
	mfspr	r6, SPRN_HDSISR
2186 2187 2188 2189 2190 2191
BEGIN_FTR_SECTION
	/* Look for DSISR canary. If we find it, retry instruction */
	cmpdi	r6, 0x7fff
	beq	6f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
	cmpwi	r0, 0
2192
	bne	.Lradix_hdsi		/* on radix, just save DAR/DSISR/ASDR */
2193 2194
	/* HPTE not found fault or protection fault? */
	andis.	r0, r6, (DSISR_NOHPTE | DSISR_PROTFAULT)@h
2195
	beq	1f			/* if not, send it to the guest */
2196 2197
	andi.	r0, r11, MSR_DR		/* data relocation enabled? */
	beq	3f
2198 2199 2200 2201
BEGIN_FTR_SECTION
	mfspr	r5, SPRN_ASDR		/* on POWER9, use ASDR to get VSID */
	b	4f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2202
	clrrdi	r0, r4, 28
2203
	PPC_SLBFEE_DOT(R5, R0)		/* if so, look up SLB */
2204 2205
	li	r0, BOOK3S_INTERRUPT_DATA_SEGMENT
	bne	7f			/* if no SLB entry found */
2206 2207 2208 2209 2210
4:	std	r4, VCPU_FAULT_DAR(r9)
	stw	r6, VCPU_FAULT_DSISR(r9)

	/* Search the hash table. */
	mr	r3, r9			/* vcpu pointer */
2211
	li	r7, 1			/* data fault */
2212
	bl	kvmppc_hpte_hv_fault
2213 2214 2215 2216 2217 2218 2219
	ld	r9, HSTATE_KVM_VCPU(r13)
	ld	r10, VCPU_PC(r9)
	ld	r11, VCPU_MSR(r9)
	li	r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
	cmpdi	r3, 0			/* retry the instruction */
	beq	6f
	cmpdi	r3, -1			/* handle in kernel mode */
2220
	beq	guest_exit_cont
2221 2222 2223
	cmpdi	r3, -2			/* MMIO emulation; need instr word */
	beq	2f

2224
	/* Synthesize a DSI (or DSegI) for the guest */
2225 2226
	ld	r4, VCPU_FAULT_DAR(r9)
	mr	r6, r3
2227
1:	li	r0, BOOK3S_INTERRUPT_DATA_STORAGE
2228
	mtspr	SPRN_DSISR, r6
2229
7:	mtspr	SPRN_DAR, r4
2230 2231
	mtspr	SPRN_SRR0, r10
	mtspr	SPRN_SRR1, r11
2232
	mr	r10, r0
2233
	bl	kvmppc_msr_interrupt
2234
fast_interrupt_c_return:
2235
6:	ld	r7, VCPU_CTR(r9)
2236
	ld	r8, VCPU_XER(r9)
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
	mtctr	r7
	mtxer	r8
	mr	r4, r9
	b	fast_guest_return

3:	ld	r5, VCPU_KVM(r9)	/* not relocated, use VRMA */
	ld	r5, KVM_VRMA_SLB_V(r5)
	b	4b

	/* If this is for emulated MMIO, load the instruction word */
2:	li	r8, KVM_INST_FETCH_FAILED	/* In case lwz faults */

	/* Set guest mode to 'jump over instruction' so if lwz faults
	 * we'll just continue at the next IP. */
	li	r0, KVM_GUEST_MODE_SKIP
	stb	r0, HSTATE_IN_GUEST(r13)

	/* Do the access with MSR:DR enabled */
	mfmsr	r3
	ori	r4, r3, MSR_DR		/* Enable paging for data */
	mtmsrd	r4
	lwz	r8, 0(r10)
	mtmsrd	r3

	/* Store the result */
	stw	r8, VCPU_LAST_INST(r9)

	/* Unset guest mode. */
2265
	li	r0, KVM_GUEST_MODE_HOST_HV
2266
	stb	r0, HSTATE_IN_GUEST(r13)
2267
	b	guest_exit_cont
2268

2269 2270 2271 2272 2273 2274 2275 2276
.Lradix_hdsi:
	std	r4, VCPU_FAULT_DAR(r9)
	stw	r6, VCPU_FAULT_DSISR(r9)
.Lradix_hisi:
	mfspr	r5, SPRN_ASDR
	std	r5, VCPU_FAULT_GPA(r9)
	b	guest_exit_cont

2277 2278 2279 2280 2281
/*
 * Similarly for an HISI, reflect it to the guest as an ISI unless
 * it is an HPTE not found fault for a page that we have paged out.
 */
kvmppc_hisi:
2282 2283 2284 2285
	ld	r3, VCPU_KVM(r9)
	lbz	r0, KVM_RADIX(r3)
	cmpwi	r0, 0
	bne	.Lradix_hisi		/* for radix, just save ASDR */
2286 2287
	andis.	r0, r11, SRR1_ISI_NOPT@h
	beq	1f
2288 2289
	andi.	r0, r11, MSR_IR		/* instruction relocation enabled? */
	beq	3f
2290 2291 2292 2293
BEGIN_FTR_SECTION
	mfspr	r5, SPRN_ASDR		/* on POWER9, use ASDR to get VSID */
	b	4f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2294
	clrrdi	r0, r10, 28
2295
	PPC_SLBFEE_DOT(R5, R0)		/* if so, look up SLB */
2296 2297
	li	r0, BOOK3S_INTERRUPT_INST_SEGMENT
	bne	7f			/* if no SLB entry found */
2298 2299 2300 2301 2302 2303
4:
	/* Search the hash table. */
	mr	r3, r9			/* vcpu pointer */
	mr	r4, r10
	mr	r6, r11
	li	r7, 0			/* instruction fault */
2304
	bl	kvmppc_hpte_hv_fault
2305 2306 2307 2308 2309
	ld	r9, HSTATE_KVM_VCPU(r13)
	ld	r10, VCPU_PC(r9)
	ld	r11, VCPU_MSR(r9)
	li	r12, BOOK3S_INTERRUPT_H_INST_STORAGE
	cmpdi	r3, 0			/* retry the instruction */
2310
	beq	fast_interrupt_c_return
2311
	cmpdi	r3, -1			/* handle in kernel mode */
2312
	beq	guest_exit_cont
2313

2314
	/* Synthesize an ISI (or ISegI) for the guest */
2315
	mr	r11, r3
2316 2317
1:	li	r0, BOOK3S_INTERRUPT_INST_STORAGE
7:	mtspr	SPRN_SRR0, r10
2318
	mtspr	SPRN_SRR1, r11
2319
	mr	r10, r0
2320
	bl	kvmppc_msr_interrupt
2321
	b	fast_interrupt_c_return
2322 2323 2324 2325 2326

3:	ld	r6, VCPU_KVM(r9)	/* not relocated, use VRMA */
	ld	r5, KVM_VRMA_SLB_V(r6)
	b	4b

2327 2328 2329 2330 2331
/*
 * Try to handle an hcall in real mode.
 * Returns to the guest if we handle it, or continues on up to
 * the kernel if we can't (i.e. if we don't have a handler for
 * it, or if the handler returns H_TOO_HARD).
2332 2333 2334
 *
 * r5 - r8 contain hcall args,
 * r9 = vcpu, r10 = pc, r11 = msr, r12 = trap, r13 = paca
2335 2336
 */
hcall_try_real_mode:
2337
	ld	r3,VCPU_GPR(R3)(r9)
2338
	andi.	r0,r11,MSR_PR
2339 2340
	/* sc 1 from userspace - reflect to guest syscall */
	bne	sc_1_fast_return
2341 2342
	clrrdi	r3,r3,2
	cmpldi	r3,hcall_real_table_end - hcall_real_table
2343
	bge	guest_exit_cont
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
	/* See if this hcall is enabled for in-kernel handling */
	ld	r4, VCPU_KVM(r9)
	srdi	r0, r3, 8	/* r0 = (r3 / 4) >> 6 */
	sldi	r0, r0, 3	/* index into kvm->arch.enabled_hcalls[] */
	add	r4, r4, r0
	ld	r0, KVM_ENABLED_HCALLS(r4)
	rlwinm	r4, r3, 32-2, 0x3f	/* r4 = (r3 / 4) & 0x3f */
	srd	r0, r0, r4
	andi.	r0, r0, 1
	beq	guest_exit_cont
	/* Get pointer to handler, if any, and call it */
2355
	LOAD_REG_ADDR(r4, hcall_real_table)
2356
	lwax	r3,r3,r4
2357
	cmpwi	r3,0
2358
	beq	guest_exit_cont
2359 2360
	add	r12,r3,r4
	mtctr	r12
2361
	mr	r3,r9		/* get vcpu pointer */
2362
	ld	r4,VCPU_GPR(R4)(r9)
2363 2364 2365 2366
	bctrl
	cmpdi	r3,H_TOO_HARD
	beq	hcall_real_fallback
	ld	r4,HSTATE_KVM_VCPU(r13)
2367
	std	r3,VCPU_GPR(R3)(r4)
2368 2369 2370 2371
	ld	r10,VCPU_PC(r4)
	ld	r11,VCPU_MSR(r4)
	b	fast_guest_return

2372 2373 2374 2375
sc_1_fast_return:
	mtspr	SPRN_SRR0,r10
	mtspr	SPRN_SRR1,r11
	li	r10, BOOK3S_INTERRUPT_SYSCALL
2376
	bl	kvmppc_msr_interrupt
2377 2378 2379
	mr	r4,r9
	b	fast_guest_return

2380 2381 2382 2383 2384 2385 2386
	/* We've attempted a real mode hcall, but it's punted it back
	 * to userspace.  We need to restore some clobbered volatiles
	 * before resuming the pass-it-to-qemu path */
hcall_real_fallback:
	li	r12,BOOK3S_INTERRUPT_SYSCALL
	ld	r9, HSTATE_KVM_VCPU(r13)

2387
	b	guest_exit_cont
2388 2389 2390 2391

	.globl	hcall_real_table
hcall_real_table:
	.long	0		/* 0 - unused */
2392 2393 2394
	.long	DOTSYM(kvmppc_h_remove) - hcall_real_table
	.long	DOTSYM(kvmppc_h_enter) - hcall_real_table
	.long	DOTSYM(kvmppc_h_read) - hcall_real_table
2395 2396
	.long	DOTSYM(kvmppc_h_clear_mod) - hcall_real_table
	.long	DOTSYM(kvmppc_h_clear_ref) - hcall_real_table
2397 2398
	.long	DOTSYM(kvmppc_h_protect) - hcall_real_table
	.long	DOTSYM(kvmppc_h_get_tce) - hcall_real_table
2399
	.long	DOTSYM(kvmppc_rm_h_put_tce) - hcall_real_table
2400
	.long	0		/* 0x24 - H_SET_SPRG0 */
2401
	.long	DOTSYM(kvmppc_h_set_dabr) - hcall_real_table
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	.long	0		/* 0x2c */
	.long	0		/* 0x30 */
	.long	0		/* 0x34 */
	.long	0		/* 0x38 */
	.long	0		/* 0x3c */
	.long	0		/* 0x40 */
	.long	0		/* 0x44 */
	.long	0		/* 0x48 */
	.long	0		/* 0x4c */
	.long	0		/* 0x50 */
	.long	0		/* 0x54 */
	.long	0		/* 0x58 */
	.long	0		/* 0x5c */
	.long	0		/* 0x60 */
2416
#ifdef CONFIG_KVM_XICS
2417 2418 2419
	.long	DOTSYM(kvmppc_rm_h_eoi) - hcall_real_table
	.long	DOTSYM(kvmppc_rm_h_cppr) - hcall_real_table
	.long	DOTSYM(kvmppc_rm_h_ipi) - hcall_real_table
2420
	.long	DOTSYM(kvmppc_rm_h_ipoll) - hcall_real_table
2421
	.long	DOTSYM(kvmppc_rm_h_xirr) - hcall_real_table
2422 2423 2424 2425 2426 2427 2428
#else
	.long	0		/* 0x64 - H_EOI */
	.long	0		/* 0x68 - H_CPPR */
	.long	0		/* 0x6c - H_IPI */
	.long	0		/* 0x70 - H_IPOLL */
	.long	0		/* 0x74 - H_XIRR */
#endif
2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
	.long	0		/* 0x78 */
	.long	0		/* 0x7c */
	.long	0		/* 0x80 */
	.long	0		/* 0x84 */
	.long	0		/* 0x88 */
	.long	0		/* 0x8c */
	.long	0		/* 0x90 */
	.long	0		/* 0x94 */
	.long	0		/* 0x98 */
	.long	0		/* 0x9c */
	.long	0		/* 0xa0 */
	.long	0		/* 0xa4 */
	.long	0		/* 0xa8 */
	.long	0		/* 0xac */
	.long	0		/* 0xb0 */
	.long	0		/* 0xb4 */
	.long	0		/* 0xb8 */
	.long	0		/* 0xbc */
	.long	0		/* 0xc0 */
	.long	0		/* 0xc4 */
	.long	0		/* 0xc8 */
	.long	0		/* 0xcc */
	.long	0		/* 0xd0 */
	.long	0		/* 0xd4 */
	.long	0		/* 0xd8 */
	.long	0		/* 0xdc */
2455
	.long	DOTSYM(kvmppc_h_cede) - hcall_real_table
2456
	.long	DOTSYM(kvmppc_rm_h_confer) - hcall_real_table
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
	.long	0		/* 0xe8 */
	.long	0		/* 0xec */
	.long	0		/* 0xf0 */
	.long	0		/* 0xf4 */
	.long	0		/* 0xf8 */
	.long	0		/* 0xfc */
	.long	0		/* 0x100 */
	.long	0		/* 0x104 */
	.long	0		/* 0x108 */
	.long	0		/* 0x10c */
	.long	0		/* 0x110 */
	.long	0		/* 0x114 */
	.long	0		/* 0x118 */
	.long	0		/* 0x11c */
	.long	0		/* 0x120 */
2472
	.long	DOTSYM(kvmppc_h_bulk_remove) - hcall_real_table
2473 2474 2475
	.long	0		/* 0x128 */
	.long	0		/* 0x12c */
	.long	0		/* 0x130 */
2476
	.long	DOTSYM(kvmppc_h_set_xdabr) - hcall_real_table
2477
	.long	DOTSYM(kvmppc_rm_h_stuff_tce) - hcall_real_table
2478
	.long	DOTSYM(kvmppc_rm_h_put_tce_indirect) - hcall_real_table
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	.long	0		/* 0x140 */
	.long	0		/* 0x144 */
	.long	0		/* 0x148 */
	.long	0		/* 0x14c */
	.long	0		/* 0x150 */
	.long	0		/* 0x154 */
	.long	0		/* 0x158 */
	.long	0		/* 0x15c */
	.long	0		/* 0x160 */
	.long	0		/* 0x164 */
	.long	0		/* 0x168 */
	.long	0		/* 0x16c */
	.long	0		/* 0x170 */
	.long	0		/* 0x174 */
	.long	0		/* 0x178 */
	.long	0		/* 0x17c */
	.long	0		/* 0x180 */
	.long	0		/* 0x184 */
	.long	0		/* 0x188 */
	.long	0		/* 0x18c */
	.long	0		/* 0x190 */
	.long	0		/* 0x194 */
	.long	0		/* 0x198 */
	.long	0		/* 0x19c */
	.long	0		/* 0x1a0 */
	.long	0		/* 0x1a4 */
	.long	0		/* 0x1a8 */
	.long	0		/* 0x1ac */
	.long	0		/* 0x1b0 */
	.long	0		/* 0x1b4 */
	.long	0		/* 0x1b8 */
	.long	0		/* 0x1bc */
	.long	0		/* 0x1c0 */
	.long	0		/* 0x1c4 */
	.long	0		/* 0x1c8 */
	.long	0		/* 0x1cc */
	.long	0		/* 0x1d0 */
	.long	0		/* 0x1d4 */
	.long	0		/* 0x1d8 */
	.long	0		/* 0x1dc */
	.long	0		/* 0x1e0 */
	.long	0		/* 0x1e4 */
	.long	0		/* 0x1e8 */
	.long	0		/* 0x1ec */
	.long	0		/* 0x1f0 */
	.long	0		/* 0x1f4 */
	.long	0		/* 0x1f8 */
	.long	0		/* 0x1fc */
	.long	0		/* 0x200 */
	.long	0		/* 0x204 */
	.long	0		/* 0x208 */
	.long	0		/* 0x20c */
	.long	0		/* 0x210 */
	.long	0		/* 0x214 */
	.long	0		/* 0x218 */
	.long	0		/* 0x21c */
	.long	0		/* 0x220 */
	.long	0		/* 0x224 */
	.long	0		/* 0x228 */
	.long	0		/* 0x22c */
	.long	0		/* 0x230 */
	.long	0		/* 0x234 */
	.long	0		/* 0x238 */
	.long	0		/* 0x23c */
	.long	0		/* 0x240 */
	.long	0		/* 0x244 */
	.long	0		/* 0x248 */
	.long	0		/* 0x24c */
	.long	0		/* 0x250 */
	.long	0		/* 0x254 */
	.long	0		/* 0x258 */
	.long	0		/* 0x25c */
	.long	0		/* 0x260 */
	.long	0		/* 0x264 */
	.long	0		/* 0x268 */
	.long	0		/* 0x26c */
	.long	0		/* 0x270 */
	.long	0		/* 0x274 */
	.long	0		/* 0x278 */
	.long	0		/* 0x27c */
	.long	0		/* 0x280 */
	.long	0		/* 0x284 */
	.long	0		/* 0x288 */
	.long	0		/* 0x28c */
	.long	0		/* 0x290 */
	.long	0		/* 0x294 */
	.long	0		/* 0x298 */
	.long	0		/* 0x29c */
	.long	0		/* 0x2a0 */
	.long	0		/* 0x2a4 */
	.long	0		/* 0x2a8 */
	.long	0		/* 0x2ac */
	.long	0		/* 0x2b0 */
	.long	0		/* 0x2b4 */
	.long	0		/* 0x2b8 */
	.long	0		/* 0x2bc */
	.long	0		/* 0x2c0 */
	.long	0		/* 0x2c4 */
	.long	0		/* 0x2c8 */
	.long	0		/* 0x2cc */
	.long	0		/* 0x2d0 */
	.long	0		/* 0x2d4 */
	.long	0		/* 0x2d8 */
	.long	0		/* 0x2dc */
	.long	0		/* 0x2e0 */
	.long	0		/* 0x2e4 */
	.long	0		/* 0x2e8 */
	.long	0		/* 0x2ec */
	.long	0		/* 0x2f0 */
	.long	0		/* 0x2f4 */
	.long	0		/* 0x2f8 */
2590 2591 2592 2593 2594
#ifdef CONFIG_KVM_XICS
	.long	DOTSYM(kvmppc_rm_h_xirr_x) - hcall_real_table
#else
	.long	0		/* 0x2fc - H_XIRR_X*/
#endif
2595
	.long	DOTSYM(kvmppc_h_random) - hcall_real_table
2596
	.globl	hcall_real_table_end
2597 2598
hcall_real_table_end:

2599 2600 2601 2602 2603 2604 2605 2606 2607
_GLOBAL(kvmppc_h_set_xdabr)
	andi.	r0, r5, DABRX_USER | DABRX_KERNEL
	beq	6f
	li	r0, DABRX_USER | DABRX_KERNEL | DABRX_BTI
	andc.	r0, r5, r0
	beq	3f
6:	li	r3, H_PARAMETER
	blr

2608
_GLOBAL(kvmppc_h_set_dabr)
2609 2610
	li	r5, DABRX_USER | DABRX_KERNEL
3:
2611 2612 2613
BEGIN_FTR_SECTION
	b	2f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2614
	std	r4,VCPU_DABR(r3)
2615 2616
	stw	r5, VCPU_DABRX(r3)
	mtspr	SPRN_DABRX, r5
2617 2618 2619 2620 2621 2622
	/* Work around P7 bug where DABR can get corrupted on mtspr */
1:	mtspr	SPRN_DABR,r4
	mfspr	r5, SPRN_DABR
	cmpd	r4, r5
	bne	1b
	isync
2623 2624 2625
	li	r3,0
	blr

2626 2627 2628
2:
BEGIN_FTR_SECTION
	/* POWER9 with disabled DAWR */
2629
	li	r3, H_HARDWARE
2630 2631
	blr
END_FTR_SECTION_IFCLR(CPU_FTR_DAWR)
2632
	/* Emulate H_SET_DABR/X on P8 for the sake of compat mode guests */
2633
	rlwimi	r5, r4, 5, DAWRX_DR | DAWRX_DW
2634
	rlwimi	r5, r4, 2, DAWRX_WT
2635 2636 2637 2638 2639 2640
	clrrdi	r4, r4, 3
	std	r4, VCPU_DAWR(r3)
	std	r5, VCPU_DAWRX(r3)
	mtspr	SPRN_DAWR, r4
	mtspr	SPRN_DAWRX, r5
	li	r3, 0
2641 2642
	blr

2643
_GLOBAL(kvmppc_h_cede)		/* r3 = vcpu pointer, r11 = msr, r13 = paca */
2644 2645 2646 2647 2648 2649 2650
	ori	r11,r11,MSR_EE
	std	r11,VCPU_MSR(r3)
	li	r0,1
	stb	r0,VCPU_CEDED(r3)
	sync			/* order setting ceded vs. testing prodded */
	lbz	r5,VCPU_PRODDED(r3)
	cmpwi	r5,0
2651
	bne	kvm_cede_prodded
2652 2653
	li	r12,0		/* set trap to 0 to say hcall is handled */
	stw	r12,VCPU_TRAP(r3)
2654
	li	r0,H_SUCCESS
2655
	std	r0,VCPU_GPR(R3)(r3)
2656 2657 2658 2659 2660 2661 2662

	/*
	 * Set our bit in the bitmask of napping threads unless all the
	 * other threads are already napping, in which case we send this
	 * up to the host.
	 */
	ld	r5,HSTATE_KVM_VCORE(r13)
2663
	lbz	r6,HSTATE_PTID(r13)
2664 2665 2666 2667 2668 2669 2670
	lwz	r8,VCORE_ENTRY_EXIT(r5)
	clrldi	r8,r8,56
	li	r0,1
	sld	r0,r0,r6
	addi	r6,r5,VCORE_NAPPING_THREADS
31:	lwarx	r4,0,r6
	or	r4,r4,r0
2671 2672
	cmpw	r4,r8
	beq	kvm_cede_exit
2673 2674
	stwcx.	r4,0,r6
	bne	31b
2675
	/* order napping_threads update vs testing entry_exit_map */
2676
	isync
2677
	li	r0,NAPPING_CEDE
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
	stb	r0,HSTATE_NAPPING(r13)
	lwz	r7,VCORE_ENTRY_EXIT(r5)
	cmpwi	r7,0x100
	bge	33f		/* another thread already exiting */

/*
 * Although not specifically required by the architecture, POWER7
 * preserves the following registers in nap mode, even if an SMT mode
 * switch occurs: SLB entries, PURR, SPURR, AMOR, UAMOR, AMR, SPRG0-3,
 * DAR, DSISR, DABR, DABRX, DSCR, PMCx, MMCRx, SIAR, SDAR.
 */
	/* Save non-volatile GPRs */
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	std	r14, VCPU_GPR(R14)(r3)
	std	r15, VCPU_GPR(R15)(r3)
	std	r16, VCPU_GPR(R16)(r3)
	std	r17, VCPU_GPR(R17)(r3)
	std	r18, VCPU_GPR(R18)(r3)
	std	r19, VCPU_GPR(R19)(r3)
	std	r20, VCPU_GPR(R20)(r3)
	std	r21, VCPU_GPR(R21)(r3)
	std	r22, VCPU_GPR(R22)(r3)
	std	r23, VCPU_GPR(R23)(r3)
	std	r24, VCPU_GPR(R24)(r3)
	std	r25, VCPU_GPR(R25)(r3)
	std	r26, VCPU_GPR(R26)(r3)
	std	r27, VCPU_GPR(R27)(r3)
	std	r28, VCPU_GPR(R28)(r3)
	std	r29, VCPU_GPR(R29)(r3)
	std	r30, VCPU_GPR(R30)(r3)
	std	r31, VCPU_GPR(R31)(r3)
2708 2709

	/* save FP state */
2710
	bl	kvmppc_save_fp
2711

2712
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2713 2714 2715 2716
/*
 * Branch around the call if both CPU_FTR_TM and
 * CPU_FTR_P9_TM_HV_ASSIST are off.
 */
2717
BEGIN_FTR_SECTION
2718 2719
	b	91f
END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
2720 2721 2722
	/*
	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS INCLUDING CR
	 */
2723 2724
	ld	r3, HSTATE_KVM_VCPU(r13)
	ld      r4, VCPU_MSR(r3)
2725
	bl	kvmppc_save_tm_hv
2726
91:
2727 2728
#endif

2729 2730 2731 2732 2733 2734 2735 2736
	/*
	 * Set DEC to the smaller of DEC and HDEC, so that we wake
	 * no later than the end of our timeslice (HDEC interrupts
	 * don't wake us from nap).
	 */
	mfspr	r3, SPRN_DEC
	mfspr	r4, SPRN_HDEC
	mftb	r5
2737 2738 2739 2740 2741 2742 2743
BEGIN_FTR_SECTION
	/* On P9 check whether the guest has large decrementer mode enabled */
	ld	r6, HSTATE_KVM_VCORE(r13)
	ld	r6, VCORE_LPCR(r6)
	andis.	r6, r6, LPCR_LD@h
	bne	68f
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2744
	extsw	r3, r3
2745
68:	EXTEND_HDEC(r4)
2746
	cmpd	r3, r4
2747 2748 2749 2750 2751 2752 2753
	ble	67f
	mtspr	SPRN_DEC, r4
67:
	/* save expiry time of guest decrementer */
	add	r3, r3, r5
	ld	r4, HSTATE_KVM_VCPU(r13)
	ld	r5, HSTATE_KVM_VCORE(r13)
2754
	ld	r6, VCORE_TB_OFFSET_APPL(r5)
2755 2756 2757
	subf	r3, r6, r3	/* convert to host TB value */
	std	r3, VCPU_DEC_EXPIRES(r4)

2758 2759 2760 2761 2762 2763
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	ld	r4, HSTATE_KVM_VCPU(r13)
	addi	r3, r4, VCPU_TB_CEDE
	bl	kvmhv_accumulate_time
#endif

2764 2765
	lis	r3, LPCR_PECEDP@h	/* Do wake on privileged doorbell */

2766
	/*
2767
	 * Take a nap until a decrementer or external or doobell interrupt
2768
	 * occurs, with PECE1 and PECE0 set in LPCR.
2769
	 * On POWER8, set PECEDH, and if we are ceding, also set PECEDP.
2770
	 * Also clear the runlatch bit before napping.
2771
	 */
2772
kvm_do_nap:
2773 2774 2775
	mfspr	r0, SPRN_CTRLF
	clrrdi	r0, r0, 1
	mtspr	SPRN_CTRLT, r0
2776

2777 2778
	li	r0,1
	stb	r0,HSTATE_HWTHREAD_REQ(r13)
2779 2780
	mfspr	r5,SPRN_LPCR
	ori	r5,r5,LPCR_PECE0 | LPCR_PECE1
2781
BEGIN_FTR_SECTION
2782
	ori	r5, r5, LPCR_PECEDH
2783
	rlwimi	r5, r3, 0, LPCR_PECEDP
2784
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799

kvm_nap_sequence:		/* desired LPCR value in r5 */
BEGIN_FTR_SECTION
	/*
	 * PSSCR bits:	exit criterion = 1 (wakeup based on LPCR at sreset)
	 *		enable state loss = 1 (allow SMT mode switch)
	 *		requested level = 0 (just stop dispatching)
	 */
	lis	r3, (PSSCR_EC | PSSCR_ESL)@h
	mtspr	SPRN_PSSCR, r3
	/* Set LPCR_PECE_HVEE bit to enable wakeup by HV interrupts */
	li	r4, LPCR_PECE_HVEE@higher
	sldi	r4, r4, 32
	or	r5, r5, r4
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2800 2801 2802 2803 2804 2805 2806 2807
	mtspr	SPRN_LPCR,r5
	isync
	li	r0, 0
	std	r0, HSTATE_SCRATCH0(r13)
	ptesync
	ld	r0, HSTATE_SCRATCH0(r13)
1:	cmpd	r0, r0
	bne	1b
2808
BEGIN_FTR_SECTION
2809
	nap
2810 2811 2812
FTR_SECTION_ELSE
	PPC_STOP
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
2813 2814
	b	.

2815 2816 2817 2818 2819
33:	mr	r4, r3
	li	r3, 0
	li	r12, 0
	b	34f

2820
kvm_end_cede:
2821 2822 2823
	/* get vcpu pointer */
	ld	r4, HSTATE_KVM_VCPU(r13)

2824 2825 2826
	/* Woken by external or decrementer interrupt */
	ld	r1, HSTATE_HOST_R1(r13)

2827 2828 2829 2830 2831
#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
	addi	r3, r4, VCPU_TB_RMINTR
	bl	kvmhv_accumulate_time
#endif

2832
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2833 2834 2835 2836
/*
 * Branch around the call if both CPU_FTR_TM and
 * CPU_FTR_P9_TM_HV_ASSIST are off.
 */
2837
BEGIN_FTR_SECTION
2838 2839
	b	91f
END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
2840 2841 2842
	/*
	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS INCLUDING CR
	 */
2843 2844
	mr      r3, r4
	ld      r4, VCPU_MSR(r3)
2845
	bl	kvmppc_restore_tm_hv
2846
	ld	r4, HSTATE_KVM_VCPU(r13)
2847
91:
2848 2849
#endif

2850 2851 2852
	/* load up FP state */
	bl	kvmppc_load_fp

2853 2854 2855
	/* Restore guest decrementer */
	ld	r3, VCPU_DEC_EXPIRES(r4)
	ld	r5, HSTATE_KVM_VCORE(r13)
2856
	ld	r6, VCORE_TB_OFFSET_APPL(r5)
2857 2858 2859 2860 2861
	add	r3, r3, r6	/* convert host TB to guest TB value */
	mftb	r7
	subf	r3, r7, r3
	mtspr	SPRN_DEC, r3

2862
	/* Load NV GPRS */
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	ld	r14, VCPU_GPR(R14)(r4)
	ld	r15, VCPU_GPR(R15)(r4)
	ld	r16, VCPU_GPR(R16)(r4)
	ld	r17, VCPU_GPR(R17)(r4)
	ld	r18, VCPU_GPR(R18)(r4)
	ld	r19, VCPU_GPR(R19)(r4)
	ld	r20, VCPU_GPR(R20)(r4)
	ld	r21, VCPU_GPR(R21)(r4)
	ld	r22, VCPU_GPR(R22)(r4)
	ld	r23, VCPU_GPR(R23)(r4)
	ld	r24, VCPU_GPR(R24)(r4)
	ld	r25, VCPU_GPR(R25)(r4)
	ld	r26, VCPU_GPR(R26)(r4)
	ld	r27, VCPU_GPR(R27)(r4)
	ld	r28, VCPU_GPR(R28)(r4)
	ld	r29, VCPU_GPR(R29)(r4)
	ld	r30, VCPU_GPR(R30)(r4)
	ld	r31, VCPU_GPR(R31)(r4)
2881

2882 2883
	/* Check the wake reason in SRR1 to see why we got here */
	bl	kvmppc_check_wake_reason
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	/*
	 * Restore volatile registers since we could have called a
	 * C routine in kvmppc_check_wake_reason
	 *	r4 = VCPU
	 * r3 tells us whether we need to return to host or not
	 * WARNING: it gets checked further down:
	 * should not modify r3 until this check is done.
	 */
	ld	r4, HSTATE_KVM_VCPU(r13)

2895
	/* clear our bit in vcore->napping_threads */
2896 2897
34:	ld	r5,HSTATE_KVM_VCORE(r13)
	lbz	r7,HSTATE_PTID(r13)
2898
	li	r0,1
2899
	sld	r0,r0,r7
2900 2901 2902 2903 2904 2905 2906 2907
	addi	r6,r5,VCORE_NAPPING_THREADS
32:	lwarx	r7,0,r6
	andc	r7,r7,r0
	stwcx.	r7,0,r6
	bne	32b
	li	r0,0
	stb	r0,HSTATE_NAPPING(r13)

2908
	/* See if the wake reason saved in r3 means we need to exit */
2909
	stw	r12, VCPU_TRAP(r4)
2910
	mr	r9, r4
2911 2912
	cmpdi	r3, 0
	bgt	guest_exit_cont
2913

2914 2915 2916
	/* see if any other thread is already exiting */
	lwz	r0,VCORE_ENTRY_EXIT(r5)
	cmpwi	r0,0x100
2917
	bge	guest_exit_cont
2918

2919
	b	kvmppc_cede_reentry	/* if not go back to guest */
2920 2921

	/* cede when already previously prodded case */
2922 2923
kvm_cede_prodded:
	li	r0,0
2924 2925 2926 2927 2928 2929 2930
	stb	r0,VCPU_PRODDED(r3)
	sync			/* order testing prodded vs. clearing ceded */
	stb	r0,VCPU_CEDED(r3)
	li	r3,H_SUCCESS
	blr

	/* we've ceded but we want to give control to the host */
2931
kvm_cede_exit:
2932
	ld	r9, HSTATE_KVM_VCPU(r13)
2933
#ifdef CONFIG_KVM_XICS
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	/* are we using XIVE with single escalation? */
	ld	r10, VCPU_XIVE_ESC_VADDR(r9)
	cmpdi	r10, 0
	beq	3f
	li	r6, XIVE_ESB_SET_PQ_00
	/*
	 * If we still have a pending escalation, abort the cede,
	 * and we must set PQ to 10 rather than 00 so that we don't
	 * potentially end up with two entries for the escalation
	 * interrupt in the XIVE interrupt queue.  In that case
	 * we also don't want to set xive_esc_on to 1 here in
	 * case we race with xive_esc_irq().
	 */
2947 2948
	lbz	r5, VCPU_XIVE_ESC_ON(r9)
	cmpwi	r5, 0
2949
	beq	4f
2950 2951
	li	r0, 0
	stb	r0, VCPU_CEDED(r9)
2952 2953 2954 2955 2956 2957 2958
	li	r6, XIVE_ESB_SET_PQ_10
	b	5f
4:	li	r0, 1
	stb	r0, VCPU_XIVE_ESC_ON(r9)
	/* make sure store to xive_esc_on is seen before xive_esc_irq runs */
	sync
5:	/* Enable XIVE escalation */
2959 2960 2961
	mfmsr	r0
	andi.	r0, r0, MSR_DR		/* in real mode? */
	beq	1f
2962
	ldx	r0, r10, r6
2963 2964
	b	2f
1:	ld	r10, VCPU_XIVE_ESC_RADDR(r9)
2965
	ldcix	r0, r10, r6
2966 2967 2968
2:	sync
#endif /* CONFIG_KVM_XICS */
3:	b	guest_exit_cont
2969

2970 2971 2972
	/* Try to handle a machine check in real mode */
machine_check_realmode:
	mr	r3, r9		/* get vcpu pointer */
2973
	bl	kvmppc_realmode_machine_check
2974 2975 2976
	nop
	ld	r9, HSTATE_KVM_VCPU(r13)
	li	r12, BOOK3S_INTERRUPT_MACHINE_CHECK
2977
	/*
2978 2979 2980 2981 2982 2983
	 * For the guest that is FWNMI capable, deliver all the MCE errors
	 * (handled/unhandled) by exiting the guest with KVM_EXIT_NMI exit
	 * reason. This new approach injects machine check errors in guest
	 * address space to guest with additional information in the form
	 * of RTAS event, thus enabling guest kernel to suitably handle
	 * such errors.
2984
	 *
2985 2986 2987 2988 2989 2990
	 * For the guest that is not FWNMI capable (old QEMU) fallback
	 * to old behaviour for backward compatibility:
	 * Deliver unhandled/fatal (e.g. UE) MCE errors to guest either
	 * through machine check interrupt (set HSRR0 to 0x200).
	 * For handled errors (no-fatal), just go back to guest execution
	 * with current HSRR0.
2991 2992
	 * if we receive machine check with MSR(RI=0) then deliver it to
	 * guest as machine check causing guest to crash.
2993 2994
	 */
	ld	r11, VCPU_MSR(r9)
2995 2996
	rldicl.	r0, r11, 64-MSR_HV_LG, 63 /* check if it happened in HV mode */
	bne	mc_cont			/* if so, exit to host */
2997 2998 2999 3000 3001 3002 3003
	/* Check if guest is capable of handling NMI exit */
	ld	r10, VCPU_KVM(r9)
	lbz	r10, KVM_FWNMI(r10)
	cmpdi	r10, 1			/* FWNMI capable? */
	beq	mc_cont			/* if so, exit with KVM_EXIT_NMI. */

	/* if not, fall through for backward compatibility. */
3004 3005 3006 3007
	andi.	r10, r11, MSR_RI	/* check for unrecoverable exception */
	beq	1f			/* Deliver a machine check to guest */
	ld	r10, VCPU_PC(r9)
	cmpdi	r3, 0		/* Did we handle MCE ? */
3008
	bne	2f	/* Continue guest execution. */
3009
	/* If not, deliver a machine check.  SRR0/1 are already set */
3010
1:	li	r10, BOOK3S_INTERRUPT_MACHINE_CHECK
3011
	bl	kvmppc_msr_interrupt
3012
2:	b	fast_interrupt_c_return
3013

3014 3015
/*
 * Check the reason we woke from nap, and take appropriate action.
3016
 * Returns (in r3):
3017 3018
 *	0 if nothing needs to be done
 *	1 if something happened that needs to be handled by the host
3019
 *	-1 if there was a guest wakeup (IPI or msgsnd)
3020 3021
 *	-2 if we handled a PCI passthrough interrupt (returned by
 *		kvmppc_read_intr only)
3022 3023 3024
 *
 * Also sets r12 to the interrupt vector for any interrupt that needs
 * to be handled now by the host (0x500 for external interrupt), or zero.
3025 3026 3027
 * Modifies all volatile registers (since it may call a C function).
 * This routine calls kvmppc_read_intr, a C function, if an external
 * interrupt is pending.
3028 3029 3030
 */
kvmppc_check_wake_reason:
	mfspr	r6, SPRN_SRR1
3031 3032 3033 3034 3035 3036
BEGIN_FTR_SECTION
	rlwinm	r6, r6, 45-31, 0xf	/* extract wake reason field (P8) */
FTR_SECTION_ELSE
	rlwinm	r6, r6, 45-31, 0xe	/* P7 wake reason field is 3 bits */
ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
	cmpwi	r6, 8			/* was it an external interrupt? */
3037
	beq	7f			/* if so, see what it was */
3038 3039 3040 3041
	li	r3, 0
	li	r12, 0
	cmpwi	r6, 6			/* was it the decrementer? */
	beq	0f
3042 3043 3044
BEGIN_FTR_SECTION
	cmpwi	r6, 5			/* privileged doorbell? */
	beq	0f
3045 3046
	cmpwi	r6, 3			/* hypervisor doorbell? */
	beq	3f
3047
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
3048 3049
	cmpwi	r6, 0xa			/* Hypervisor maintenance ? */
	beq	4f
3050 3051 3052
	li	r3, 1			/* anything else, return 1 */
0:	blr

3053 3054
	/* hypervisor doorbell */
3:	li	r12, BOOK3S_INTERRUPT_H_DOORBELL
3055 3056 3057 3058 3059 3060 3061

	/*
	 * Clear the doorbell as we will invoke the handler
	 * explicitly in the guest exit path.
	 */
	lis	r6, (PPC_DBELL_SERVER << (63-36))@h
	PPC_MSGCLR(6)
3062
	/* see if it's a host IPI */
3063
	li	r3, 1
3064 3065 3066 3067
BEGIN_FTR_SECTION
	PPC_MSGSYNC
	lwsync
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
3068 3069 3070
	lbz	r0, HSTATE_HOST_IPI(r13)
	cmpwi	r0, 0
	bnelr
3071
	/* if not, return -1 */
3072
	li	r3, -1
3073 3074
	blr

3075 3076 3077 3078 3079
	/* Woken up due to Hypervisor maintenance interrupt */
4:	li	r12, BOOK3S_INTERRUPT_HMI
	li	r3, 1
	blr

3080 3081 3082 3083 3084 3085 3086
	/* external interrupt - create a stack frame so we can call C */
7:	mflr	r0
	std	r0, PPC_LR_STKOFF(r1)
	stdu	r1, -PPC_MIN_STKFRM(r1)
	bl	kvmppc_read_intr
	nop
	li	r12, BOOK3S_INTERRUPT_EXTERNAL
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
	cmpdi	r3, 1
	ble	1f

	/*
	 * Return code of 2 means PCI passthrough interrupt, but
	 * we need to return back to host to complete handling the
	 * interrupt. Trap reason is expected in r12 by guest
	 * exit code.
	 */
	li	r12, BOOK3S_INTERRUPT_HV_RM_HARD
1:
3098 3099 3100 3101
	ld	r0, PPC_MIN_STKFRM+PPC_LR_STKOFF(r1)
	addi	r1, r1, PPC_MIN_STKFRM
	mtlr	r0
	blr
3102

3103 3104 3105
/*
 * Save away FP, VMX and VSX registers.
 * r3 = vcpu pointer
3106 3107
 * N.B. r30 and r31 are volatile across this function,
 * thus it is not callable from C.
3108
 */
3109 3110 3111
kvmppc_save_fp:
	mflr	r30
	mr	r31,r3
3112 3113
	mfmsr	r5
	ori	r8,r5,MSR_FP
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
	oris	r8,r8,MSR_VEC@h
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
#ifdef CONFIG_VSX
BEGIN_FTR_SECTION
	oris	r8,r8,MSR_VSX@h
END_FTR_SECTION_IFSET(CPU_FTR_VSX)
#endif
	mtmsrd	r8
3125
	addi	r3,r3,VCPU_FPRS
3126
	bl	store_fp_state
3127 3128
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
3129
	addi	r3,r31,VCPU_VRS
3130
	bl	store_vr_state
3131 3132 3133
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
	mfspr	r6,SPRN_VRSAVE
3134
	stw	r6,VCPU_VRSAVE(r31)
3135
	mtlr	r30
3136 3137 3138 3139 3140
	blr

/*
 * Load up FP, VMX and VSX registers
 * r4 = vcpu pointer
3141 3142
 * N.B. r30 and r31 are volatile across this function,
 * thus it is not callable from C.
3143 3144
 */
kvmppc_load_fp:
3145 3146
	mflr	r30
	mr	r31,r4
3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
	mfmsr	r9
	ori	r8,r9,MSR_FP
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
	oris	r8,r8,MSR_VEC@h
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
#ifdef CONFIG_VSX
BEGIN_FTR_SECTION
	oris	r8,r8,MSR_VSX@h
END_FTR_SECTION_IFSET(CPU_FTR_VSX)
#endif
	mtmsrd	r8
3160
	addi	r3,r4,VCPU_FPRS
3161
	bl	load_fp_state
3162 3163
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
3164
	addi	r3,r31,VCPU_VRS
3165
	bl	load_vr_state
3166 3167
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
3168
	lwz	r7,VCPU_VRSAVE(r31)
3169
	mtspr	SPRN_VRSAVE,r7
3170 3171
	mtlr	r30
	mr	r4,r31
3172
	blr
3173

3174 3175 3176
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
/*
 * Save transactional state and TM-related registers.
3177 3178
 * Called with r3 pointing to the vcpu struct and r4 containing
 * the guest MSR value.
3179
 * This can modify all checkpointed registers, but
3180
 * restores r1 and r2 before exit.
3181
 */
3182 3183 3184
kvmppc_save_tm_hv:
	/* See if we need to handle fake suspend mode */
BEGIN_FTR_SECTION
3185
	b	__kvmppc_save_tm
3186 3187 3188 3189
END_FTR_SECTION_IFCLR(CPU_FTR_P9_TM_HV_ASSIST)

	lbz	r0, HSTATE_FAKE_SUSPEND(r13) /* Were we fake suspended? */
	cmpwi	r0, 0
3190
	beq	__kvmppc_save_tm
3191 3192

	/* The following code handles the fake_suspend = 1 case */
3193 3194
	mflr	r0
	std	r0, PPC_LR_STKOFF(r1)
3195
	stdu	r1, -PPC_MIN_STKFRM(r1)
3196 3197 3198 3199 3200 3201 3202

	/* Turn on TM. */
	mfmsr	r8
	li	r0, 1
	rldimi	r8, r0, MSR_TM_LG, 63-MSR_TM_LG
	mtmsrd	r8

3203 3204
	rldicl. r8, r8, 64 - MSR_TS_S_LG, 62 /* Did we actually hrfid? */
	beq	4f
3205
BEGIN_FTR_SECTION
3206
	bl	pnv_power9_force_smt4_catch
3207
END_FTR_SECTION_IFSET(CPU_FTR_P9_TM_XER_SO_BUG)
3208
	nop
3209

3210 3211 3212
	std	r1, HSTATE_HOST_R1(r13)

	/* Clear the MSR RI since r1, r13 may be foobar. */
3213 3214 3215
	li	r5, 0
	mtmsrd	r5, 1

3216 3217
	/* We have to treclaim here because that's the only way to do S->N */
	li	r3, TM_CAUSE_KVM_RESCHED
3218 3219
	TRECLAIM(R3)

3220 3221 3222 3223 3224
	/*
	 * We were in fake suspend, so we are not going to save the
	 * register state as the guest checkpointed state (since
	 * we already have it), therefore we can now use any volatile GPR.
	 */
3225 3226
	/* Reload PACA pointer, stack pointer and TOC. */
	GET_PACA(r13)
3227 3228
	ld	r1, HSTATE_HOST_R1(r13)
	ld	r2, PACATOC(r13)
3229

3230
	/* Set MSR RI now we have r1 and r13 back. */
3231 3232
	li	r5, MSR_RI
	mtmsrd	r5, 1
3233

3234 3235 3236
	HMT_MEDIUM
	ld	r6, HSTATE_DSCR(r13)
	mtspr	SPRN_DSCR, r6
3237 3238 3239 3240 3241 3242
BEGIN_FTR_SECTION_NESTED(96)
	bl	pnv_power9_force_smt4_release
END_FTR_SECTION_NESTED(CPU_FTR_P9_TM_XER_SO_BUG, CPU_FTR_P9_TM_XER_SO_BUG, 96)
	nop

4:
3243 3244 3245 3246 3247 3248
	mfspr	r3, SPRN_PSSCR
	/* PSSCR_FAKE_SUSPEND is a write-only bit, but clear it anyway */
	li	r0, PSSCR_FAKE_SUSPEND
	andc	r3, r3, r0
	mtspr	SPRN_PSSCR, r3

3249
	/* Don't save TEXASR, use value from last exit in real suspend state */
3250 3251 3252 3253 3254 3255
	ld	r9, HSTATE_KVM_VCPU(r13)
	mfspr	r5, SPRN_TFHAR
	mfspr	r6, SPRN_TFIAR
	std	r5, VCPU_TFHAR(r9)
	std	r6, VCPU_TFIAR(r9)

3256
	addi	r1, r1, PPC_MIN_STKFRM
3257 3258 3259 3260 3261 3262
	ld	r0, PPC_LR_STKOFF(r1)
	mtlr	r0
	blr

/*
 * Restore transactional state and TM-related registers.
3263 3264
 * Called with r3 pointing to the vcpu struct
 * and r4 containing the guest MSR value.
3265
 * This potentially modifies all checkpointed registers.
3266
 * It restores r1 and r2 from the PACA.
3267
 */
3268 3269 3270 3271 3272 3273 3274
kvmppc_restore_tm_hv:
	/*
	 * If we are doing TM emulation for the guest on a POWER9 DD2,
	 * then we don't actually do a trechkpt -- we either set up
	 * fake-suspend mode, or emulate a TM rollback.
	 */
BEGIN_FTR_SECTION
3275
	b	__kvmppc_restore_tm
3276
END_FTR_SECTION_IFCLR(CPU_FTR_P9_TM_HV_ASSIST)
3277 3278 3279
	mflr	r0
	std	r0, PPC_LR_STKOFF(r1)

3280 3281 3282 3283
	li	r0, 0
	stb	r0, HSTATE_FAKE_SUSPEND(r13)

	/* Turn on TM so we can restore TM SPRs */
3284
	mfmsr	r5
3285 3286
	li	r0, 1
	rldimi	r5, r0, MSR_TM_LG, 63-MSR_TM_LG
3287 3288 3289 3290 3291 3292
	mtmsrd	r5

	/*
	 * The user may change these outside of a transaction, so they must
	 * always be context switched.
	 */
3293 3294 3295
	ld	r5, VCPU_TFHAR(r3)
	ld	r6, VCPU_TFIAR(r3)
	ld	r7, VCPU_TEXASR(r3)
3296 3297 3298 3299
	mtspr	SPRN_TFHAR, r5
	mtspr	SPRN_TFIAR, r6
	mtspr	SPRN_TEXASR, r7

3300
	rldicl. r5, r4, 64 - MSR_TS_S_LG, 62
3301 3302
	beqlr		/* TM not active in guest */

3303
	/* Make sure the failure summary is set */
3304 3305 3306
	oris	r7, r7, (TEXASR_FS)@h
	mtspr	SPRN_TEXASR, r7

3307 3308 3309
	cmpwi	r5, 1		/* check for suspended state */
	bgt	10f
	stb	r5, HSTATE_FAKE_SUSPEND(r13)
3310
	b	9f		/* and return */
3311 3312 3313 3314 3315
10:	stdu	r1, -PPC_MIN_STKFRM(r1)
	/* guest is in transactional state, so simulate rollback */
	bl	kvmhv_emulate_tm_rollback
	nop
	addi	r1, r1, PPC_MIN_STKFRM
3316 3317 3318 3319
9:	ld	r0, PPC_LR_STKOFF(r1)
	mtlr	r0
	blr
#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
3320

3321 3322 3323
/*
 * We come here if we get any exception or interrupt while we are
 * executing host real mode code while in guest MMU context.
3324 3325 3326 3327 3328 3329 3330 3331
 * r12 is (CR << 32) | vector
 * r13 points to our PACA
 * r12 is saved in HSTATE_SCRATCH0(r13)
 * ctr is saved in HSTATE_SCRATCH1(r13) if RELOCATABLE
 * r9 is saved in HSTATE_SCRATCH2(r13)
 * r13 is saved in HSPRG1
 * cfar is saved in HSTATE_CFAR(r13)
 * ppr is saved in HSTATE_PPR(r13)
3332 3333
 */
kvmppc_bad_host_intr:
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
	/*
	 * Switch to the emergency stack, but start half-way down in
	 * case we were already on it.
	 */
	mr	r9, r1
	std	r1, PACAR1(r13)
	ld	r1, PACAEMERGSP(r13)
	subi	r1, r1, THREAD_SIZE/2 + INT_FRAME_SIZE
	std	r9, 0(r1)
	std	r0, GPR0(r1)
	std	r9, GPR1(r1)
	std	r2, GPR2(r1)
	SAVE_4GPRS(3, r1)
	SAVE_2GPRS(7, r1)
	srdi	r0, r12, 32
	clrldi	r12, r12, 32
	std	r0, _CCR(r1)
	std	r12, _TRAP(r1)
	andi.	r0, r12, 2
	beq	1f
	mfspr	r3, SPRN_HSRR0
	mfspr	r4, SPRN_HSRR1
	mfspr	r5, SPRN_HDAR
	mfspr	r6, SPRN_HDSISR
	b	2f
1:	mfspr	r3, SPRN_SRR0
	mfspr	r4, SPRN_SRR1
	mfspr	r5, SPRN_DAR
	mfspr	r6, SPRN_DSISR
2:	std	r3, _NIP(r1)
	std	r4, _MSR(r1)
	std	r5, _DAR(r1)
	std	r6, _DSISR(r1)
	ld	r9, HSTATE_SCRATCH2(r13)
	ld	r12, HSTATE_SCRATCH0(r13)
	GET_SCRATCH0(r0)
	SAVE_4GPRS(9, r1)
	std	r0, GPR13(r1)
	SAVE_NVGPRS(r1)
	ld	r5, HSTATE_CFAR(r13)
	std	r5, ORIG_GPR3(r1)
	mflr	r3
#ifdef CONFIG_RELOCATABLE
	ld	r4, HSTATE_SCRATCH1(r13)
#else
	mfctr	r4
#endif
	mfxer	r5
3382
	lbz	r6, PACAIRQSOFTMASK(r13)
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
	std	r3, _LINK(r1)
	std	r4, _CTR(r1)
	std	r5, _XER(r1)
	std	r6, SOFTE(r1)
	ld	r2, PACATOC(r13)
	LOAD_REG_IMMEDIATE(3, 0x7265677368657265)
	std	r3, STACK_FRAME_OVERHEAD-16(r1)

	/*
	 * On POWER9 do a minimal restore of the MMU and call C code,
	 * which will print a message and panic.
	 * XXX On POWER7 and POWER8, we just spin here since we don't
	 * know what the other threads are doing (and we don't want to
	 * coordinate with them) - but at least we now have register state
	 * in memory that we might be able to look at from another CPU.
	 */
BEGIN_FTR_SECTION
3400
	b	.
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
	ld	r9, HSTATE_KVM_VCPU(r13)
	ld	r10, VCPU_KVM(r9)

	li	r0, 0
	mtspr	SPRN_AMR, r0
	mtspr	SPRN_IAMR, r0
	mtspr	SPRN_CIABR, r0
	mtspr	SPRN_DAWRX, r0

BEGIN_MMU_FTR_SECTION
	b	4f
END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)

	slbmte	r0, r0
	slbia
	ptesync
	ld	r8, PACA_SLBSHADOWPTR(r13)
	.rept	SLB_NUM_BOLTED
	li	r3, SLBSHADOW_SAVEAREA
	LDX_BE	r5, r8, r3
	addi	r3, r3, 8
	LDX_BE	r6, r8, r3
	andis.	r7, r5, SLB_ESID_V@h
	beq	3f
	slbmte	r6, r5
3:	addi	r8, r8, 16
	.endr

4:	lwz	r7, KVM_HOST_LPID(r10)
	mtspr	SPRN_LPID, r7
	mtspr	SPRN_PID, r0
	ld	r8, KVM_HOST_LPCR(r10)
	mtspr	SPRN_LPCR, r8
	isync
	li	r0, KVM_GUEST_MODE_NONE
	stb	r0, HSTATE_IN_GUEST(r13)

	/*
	 * Turn on the MMU and jump to C code
	 */
	bcl	20, 31, .+4
5:	mflr	r3
	addi	r3, r3, 9f - 5b
3445 3446
	li	r4, -1
	rldimi	r3, r4, 62, 0	/* ensure 0xc000000000000000 bits are set */
3447 3448 3449
	ld	r4, PACAKMSR(r13)
	mtspr	SPRN_SRR0, r3
	mtspr	SPRN_SRR1, r4
3450
	RFI_TO_KERNEL
3451 3452 3453
9:	addi	r3, r1, STACK_FRAME_OVERHEAD
	bl	kvmppc_bad_interrupt
	b	9b
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470

/*
 * This mimics the MSR transition on IRQ delivery.  The new guest MSR is taken
 * from VCPU_INTR_MSR and is modified based on the required TM state changes.
 *   r11 has the guest MSR value (in/out)
 *   r9 has a vcpu pointer (in)
 *   r0 is used as a scratch register
 */
kvmppc_msr_interrupt:
	rldicl	r0, r11, 64 - MSR_TS_S_LG, 62
	cmpwi	r0, 2 /* Check if we are in transactional state..  */
	ld	r11, VCPU_INTR_MSR(r9)
	bne	1f
	/* ... if transactional, change to suspended */
	li	r0, 1
1:	rldimi	r11, r0, MSR_TS_S_LG, 63 - MSR_TS_T_LG
	blr
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488

/*
 * This works around a hardware bug on POWER8E processors, where
 * writing a 1 to the MMCR0[PMAO] bit doesn't generate a
 * performance monitor interrupt.  Instead, when we need to have
 * an interrupt pending, we have to arrange for a counter to overflow.
 */
kvmppc_fix_pmao:
	li	r3, 0
	mtspr	SPRN_MMCR2, r3
	lis	r3, (MMCR0_PMXE | MMCR0_FCECE)@h
	ori	r3, r3, MMCR0_PMCjCE | MMCR0_C56RUN
	mtspr	SPRN_MMCR0, r3
	lis	r3, 0x7fff
	ori	r3, r3, 0xffff
	mtspr	SPRN_PMC6, r3
	isync
	blr
3489 3490 3491 3492 3493 3494 3495 3496

#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
/*
 * Start timing an activity
 * r3 = pointer to time accumulation struct, r4 = vcpu
 */
kvmhv_start_timing:
	ld	r5, HSTATE_KVM_VCORE(r13)
3497 3498 3499
	ld	r6, VCORE_TB_OFFSET_APPL(r5)
	mftb	r5
	subf	r5, r6, r5	/* subtract current timebase offset */
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	std	r3, VCPU_CUR_ACTIVITY(r4)
	std	r5, VCPU_ACTIVITY_START(r4)
	blr

/*
 * Accumulate time to one activity and start another.
 * r3 = pointer to new time accumulation struct, r4 = vcpu
 */
kvmhv_accumulate_time:
	ld	r5, HSTATE_KVM_VCORE(r13)
3510 3511
	ld	r8, VCORE_TB_OFFSET_APPL(r5)
	ld	r5, VCPU_CUR_ACTIVITY(r4)
3512 3513 3514
	ld	r6, VCPU_ACTIVITY_START(r4)
	std	r3, VCPU_CUR_ACTIVITY(r4)
	mftb	r7
3515
	subf	r7, r8, r7	/* subtract current timebase offset */
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	std	r7, VCPU_ACTIVITY_START(r4)
	cmpdi	r5, 0
	beqlr
	subf	r3, r6, r7
	ld	r8, TAS_SEQCOUNT(r5)
	cmpdi	r8, 0
	addi	r8, r8, 1
	std	r8, TAS_SEQCOUNT(r5)
	lwsync
	ld	r7, TAS_TOTAL(r5)
	add	r7, r7, r3
	std	r7, TAS_TOTAL(r5)
	ld	r6, TAS_MIN(r5)
	ld	r7, TAS_MAX(r5)
	beq	3f
	cmpd	r3, r6
	bge	1f
3:	std	r3, TAS_MIN(r5)
1:	cmpd	r3, r7
	ble	2f
	std	r3, TAS_MAX(r5)
2:	lwsync
	addi	r8, r8, 1
	std	r8, TAS_SEQCOUNT(r5)
	blr
#endif