system.h 12.1 KB
Newer Older
V
Vegard Nossum 已提交
1 2
#ifndef ASM_X86__SYSTEM_H
#define ASM_X86__SYSTEM_H
3 4

#include <asm/asm.h>
G
Glauber de Oliveira Costa 已提交
5 6 7
#include <asm/segment.h>
#include <asm/cpufeature.h>
#include <asm/cmpxchg.h>
A
Andi Kleen 已提交
8
#include <asm/nops.h>
9

10
#include <linux/kernel.h>
G
Glauber de Oliveira Costa 已提交
11
#include <linux/irqflags.h>
12

13 14 15 16 17 18 19
/* entries in ARCH_DLINFO: */
#ifdef CONFIG_IA32_EMULATION
# define AT_VECTOR_SIZE_ARCH 2
#else
# define AT_VECTOR_SIZE_ARCH 1
#endif

20
#ifdef CONFIG_X86_32
21 22

struct task_struct; /* one of the stranger aspects of C forward declarations */
23 24
struct task_struct *__switch_to(struct task_struct *prev,
				struct task_struct *next);
25 26 27 28 29

/*
 * Saving eflags is important. It switches not only IOPL between tasks,
 * it also protects other tasks from NT leaking through sysenter etc.
 */
I
Ingo Molnar 已提交
30 31
#define switch_to(prev, next, last)					\
do {									\
I
Ingo Molnar 已提交
32 33 34 35 36 37 38 39
	/*								\
	 * Context-switching clobbers all registers, so we clobber	\
	 * them explicitly, via unused output variables.		\
	 * (EAX and EBP is not listed because EBP is saved/restored	\
	 * explicitly for wchan access and EAX is the return value of	\
	 * __switch_to())						\
	 */								\
	unsigned long ebx, ecx, edx, esi, edi;				\
I
Ingo Molnar 已提交
40
									\
41 42 43 44 45 46 47 48 49 50
	asm volatile("pushfl\n\t"		/* save    flags */	\
		     "pushl %%ebp\n\t"		/* save    EBP   */	\
		     "movl %%esp,%[prev_sp]\n\t"	/* save    ESP   */ \
		     "movl %[next_sp],%%esp\n\t"	/* restore ESP   */ \
		     "movl $1f,%[prev_ip]\n\t"	/* save    EIP   */	\
		     "pushl %[next_ip]\n\t"	/* restore EIP   */	\
		     "jmp __switch_to\n"	/* regparm call  */	\
		     "1:\t"						\
		     "popl %%ebp\n\t"		/* restore EBP   */	\
		     "popfl\n"			/* restore flags */	\
I
Ingo Molnar 已提交
51
									\
52 53 54 55
		     /* output parameters */				\
		     : [prev_sp] "=m" (prev->thread.sp),		\
		       [prev_ip] "=m" (prev->thread.ip),		\
		       "=a" (last),					\
I
Ingo Molnar 已提交
56
									\
57 58 59 60 61 62 63 64 65 66
		       /* clobbered output registers: */		\
		       "=b" (ebx), "=c" (ecx), "=d" (edx),		\
		       "=S" (esi), "=D" (edi)				\
		       							\
		       /* input parameters: */				\
		     : [next_sp]  "m" (next->thread.sp),		\
		       [next_ip]  "m" (next->thread.ip),		\
		       							\
		       /* regparm parameters for __switch_to(): */	\
		       [prev]     "a" (prev),				\
67 68 69 70
		       [next]     "d" (next)				\
									\
		     : /* reloaded segment registers */			\
			"memory");					\
71 72
} while (0)

G
Glauber de Oliveira Costa 已提交
73 74 75 76
/*
 * disable hlt during certain critical i/o operations
 */
#define HAVE_DISABLE_HLT
77
#else
78 79 80 81 82 83 84 85 86 87 88 89 90
#define __SAVE(reg, offset) "movq %%" #reg ",(14-" #offset ")*8(%%rsp)\n\t"
#define __RESTORE(reg, offset) "movq (14-" #offset ")*8(%%rsp),%%" #reg "\n\t"

/* frame pointer must be last for get_wchan */
#define SAVE_CONTEXT    "pushf ; pushq %%rbp ; movq %%rsi,%%rbp\n\t"
#define RESTORE_CONTEXT "movq %%rbp,%%rsi ; popq %%rbp ; popf\t"

#define __EXTRA_CLOBBER  \
	, "rcx", "rbx", "rdx", "r8", "r9", "r10", "r11", \
	  "r12", "r13", "r14", "r15"

/* Save restore flags to clear handle leaking NT */
#define switch_to(prev, next, last) \
91
	asm volatile(SAVE_CONTEXT						    \
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
	     "movq %%rsp,%P[threadrsp](%[prev])\n\t" /* save RSP */	  \
	     "movq %P[threadrsp](%[next]),%%rsp\n\t" /* restore RSP */	  \
	     "call __switch_to\n\t"					  \
	     ".globl thread_return\n"					  \
	     "thread_return:\n\t"					  \
	     "movq %%gs:%P[pda_pcurrent],%%rsi\n\t"			  \
	     "movq %P[thread_info](%%rsi),%%r8\n\t"			  \
	     LOCK_PREFIX "btr  %[tif_fork],%P[ti_flags](%%r8)\n\t"	  \
	     "movq %%rax,%%rdi\n\t" 					  \
	     "jc   ret_from_fork\n\t"					  \
	     RESTORE_CONTEXT						  \
	     : "=a" (last)					  	  \
	     : [next] "S" (next), [prev] "D" (prev),			  \
	       [threadrsp] "i" (offsetof(struct task_struct, thread.sp)), \
	       [ti_flags] "i" (offsetof(struct thread_info, flags)),	  \
	       [tif_fork] "i" (TIF_FORK),			  	  \
	       [thread_info] "i" (offsetof(struct task_struct, stack)),   \
	       [pda_pcurrent] "i" (offsetof(struct x8664_pda, pcurrent))  \
	     : "memory", "cc" __EXTRA_CLOBBER)
111
#endif
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141

#ifdef __KERNEL__
#define _set_base(addr, base) do { unsigned long __pr; \
__asm__ __volatile__ ("movw %%dx,%1\n\t" \
	"rorl $16,%%edx\n\t" \
	"movb %%dl,%2\n\t" \
	"movb %%dh,%3" \
	:"=&d" (__pr) \
	:"m" (*((addr)+2)), \
	 "m" (*((addr)+4)), \
	 "m" (*((addr)+7)), \
	 "0" (base) \
	); } while (0)

#define _set_limit(addr, limit) do { unsigned long __lr; \
__asm__ __volatile__ ("movw %%dx,%1\n\t" \
	"rorl $16,%%edx\n\t" \
	"movb %2,%%dh\n\t" \
	"andb $0xf0,%%dh\n\t" \
	"orb %%dh,%%dl\n\t" \
	"movb %%dl,%2" \
	:"=&d" (__lr) \
	:"m" (*(addr)), \
	 "m" (*((addr)+6)), \
	 "0" (limit) \
	); } while (0)

#define set_base(ldt, base) _set_base(((char *)&(ldt)) , (base))
#define set_limit(ldt, limit) _set_limit(((char *)&(ldt)) , ((limit)-1))

142
extern void native_load_gs_index(unsigned);
143

144 145 146 147 148 149
/*
 * Load a segment. Fall back on loading the zero
 * segment if something goes wrong..
 */
#define loadsegment(seg, value)			\
	asm volatile("\n"			\
150 151 152 153 154 155 156 157 158
		     "1:\t"			\
		     "movl %k0,%%" #seg "\n"	\
		     "2:\n"			\
		     ".section .fixup,\"ax\"\n"	\
		     "3:\t"			\
		     "movl %k1, %%" #seg "\n\t"	\
		     "jmp 2b\n"			\
		     ".previous\n"		\
		     _ASM_EXTABLE(1b,3b)	\
159
		     : :"r" (value), "r" (0) : "memory")
160 161


162 163 164
/*
 * Save a segment register away
 */
165
#define savesegment(seg, value)				\
166
	asm("mov %%" #seg ",%0":"=r" (value) : : "memory")
167 168 169 170

static inline unsigned long get_limit(unsigned long segment)
{
	unsigned long __limit;
171 172
	asm("lsll %1,%0" : "=r" (__limit) : "r" (segment));
	return __limit + 1;
173
}
174 175 176

static inline void native_clts(void)
{
177
	asm volatile("clts");
178 179 180 181 182 183 184 185 186 187 188 189 190 191
}

/*
 * Volatile isn't enough to prevent the compiler from reordering the
 * read/write functions for the control registers and messing everything up.
 * A memory clobber would solve the problem, but would prevent reordering of
 * all loads stores around it, which can hurt performance. Solution is to
 * use a variable and mimic reads and writes to it to enforce serialization
 */
static unsigned long __force_order;

static inline unsigned long native_read_cr0(void)
{
	unsigned long val;
192
	asm volatile("mov %%cr0,%0\n\t" : "=r" (val), "=m" (__force_order));
193 194 195 196 197
	return val;
}

static inline void native_write_cr0(unsigned long val)
{
198
	asm volatile("mov %0,%%cr0": : "r" (val), "m" (__force_order));
199 200 201 202 203
}

static inline unsigned long native_read_cr2(void)
{
	unsigned long val;
204
	asm volatile("mov %%cr2,%0\n\t" : "=r" (val), "=m" (__force_order));
205 206 207 208 209
	return val;
}

static inline void native_write_cr2(unsigned long val)
{
210
	asm volatile("mov %0,%%cr2": : "r" (val), "m" (__force_order));
211 212 213 214 215
}

static inline unsigned long native_read_cr3(void)
{
	unsigned long val;
216
	asm volatile("mov %%cr3,%0\n\t" : "=r" (val), "=m" (__force_order));
217 218 219 220 221
	return val;
}

static inline void native_write_cr3(unsigned long val)
{
222
	asm volatile("mov %0,%%cr3": : "r" (val), "m" (__force_order));
223 224 225 226 227
}

static inline unsigned long native_read_cr4(void)
{
	unsigned long val;
228
	asm volatile("mov %%cr4,%0\n\t" : "=r" (val), "=m" (__force_order));
229 230 231 232 233 234 235 236 237
	return val;
}

static inline unsigned long native_read_cr4_safe(void)
{
	unsigned long val;
	/* This could fault if %cr4 does not exist. In x86_64, a cr4 always
	 * exists, so it will never fail. */
#ifdef CONFIG_X86_32
238 239
	asm volatile("1: mov %%cr4, %0\n"
		     "2:\n"
240
		     _ASM_EXTABLE(1b, 2b)
241
		     : "=r" (val), "=m" (__force_order) : "0" (0));
242 243 244 245 246 247 248 249
#else
	val = native_read_cr4();
#endif
	return val;
}

static inline void native_write_cr4(unsigned long val)
{
250
	asm volatile("mov %0,%%cr4": : "r" (val), "m" (__force_order));
251 252
}

253 254 255 256 257 258 259 260 261 262 263 264 265 266
#ifdef CONFIG_X86_64
static inline unsigned long native_read_cr8(void)
{
	unsigned long cr8;
	asm volatile("movq %%cr8,%0" : "=r" (cr8));
	return cr8;
}

static inline void native_write_cr8(unsigned long val)
{
	asm volatile("movq %0,%%cr8" :: "r" (val) : "memory");
}
#endif

267 268 269 270
static inline void native_wbinvd(void)
{
	asm volatile("wbinvd": : :"memory");
}
271

272 273 274 275 276 277 278 279 280 281 282 283 284
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
#define read_cr0()	(native_read_cr0())
#define write_cr0(x)	(native_write_cr0(x))
#define read_cr2()	(native_read_cr2())
#define write_cr2(x)	(native_write_cr2(x))
#define read_cr3()	(native_read_cr3())
#define write_cr3(x)	(native_write_cr3(x))
#define read_cr4()	(native_read_cr4())
#define read_cr4_safe()	(native_read_cr4_safe())
#define write_cr4(x)	(native_write_cr4(x))
#define wbinvd()	(native_wbinvd())
G
Glauber de Oliveira Costa 已提交
285
#ifdef CONFIG_X86_64
286 287
#define read_cr8()	(native_read_cr8())
#define write_cr8(x)	(native_write_cr8(x))
288
#define load_gs_index   native_load_gs_index
G
Glauber de Oliveira Costa 已提交
289 290
#endif

291 292 293 294 295
/* Clear the 'TS' bit */
#define clts()		(native_clts())

#endif/* CONFIG_PARAVIRT */

296
#define stts() write_cr0(read_cr0() | X86_CR0_TS)
297

298 299
#endif /* __KERNEL__ */

300
static inline void clflush(volatile void *__p)
301
{
302
	asm volatile("clflush %0" : "+m" (*(volatile char __force *)__p));
303 304
}

305
#define nop() asm volatile ("nop")
306 307 308 309 310 311 312 313 314 315 316

void disable_hlt(void);
void enable_hlt(void);

void cpu_idle_wait(void);

extern unsigned long arch_align_stack(unsigned long sp);
extern void free_init_pages(char *what, unsigned long begin, unsigned long end);

void default_idle(void);

317 318 319 320 321 322 323
/*
 * Force strict CPU ordering.
 * And yes, this is required on UP too when we're talking
 * to devices.
 */
#ifdef CONFIG_X86_32
/*
P
Pavel Machek 已提交
324
 * Some non-Intel clones support out of order store. wmb() ceases to be a
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
 * nop for these.
 */
#define mb() alternative("lock; addl $0,0(%%esp)", "mfence", X86_FEATURE_XMM2)
#define rmb() alternative("lock; addl $0,0(%%esp)", "lfence", X86_FEATURE_XMM2)
#define wmb() alternative("lock; addl $0,0(%%esp)", "sfence", X86_FEATURE_XMM)
#else
#define mb() 	asm volatile("mfence":::"memory")
#define rmb()	asm volatile("lfence":::"memory")
#define wmb()	asm volatile("sfence" ::: "memory")
#endif

/**
 * read_barrier_depends - Flush all pending reads that subsequents reads
 * depend on.
 *
 * No data-dependent reads from memory-like regions are ever reordered
 * over this barrier.  All reads preceding this primitive are guaranteed
 * to access memory (but not necessarily other CPUs' caches) before any
 * reads following this primitive that depend on the data return by
 * any of the preceding reads.  This primitive is much lighter weight than
 * rmb() on most CPUs, and is never heavier weight than is
 * rmb().
 *
 * These ordering constraints are respected by both the local CPU
 * and the compiler.
 *
 * Ordering is not guaranteed by anything other than these primitives,
 * not even by data dependencies.  See the documentation for
 * memory_barrier() for examples and URLs to more information.
 *
 * For example, the following code would force ordering (the initial
 * value of "a" is zero, "b" is one, and "p" is "&a"):
 *
 * <programlisting>
 *	CPU 0				CPU 1
 *
 *	b = 2;
 *	memory_barrier();
 *	p = &b;				q = p;
 *					read_barrier_depends();
 *					d = *q;
 * </programlisting>
 *
 * because the read of "*q" depends on the read of "p" and these
 * two reads are separated by a read_barrier_depends().  However,
 * the following code, with the same initial values for "a" and "b":
 *
 * <programlisting>
 *	CPU 0				CPU 1
 *
 *	a = 2;
 *	memory_barrier();
 *	b = 3;				y = b;
 *					read_barrier_depends();
 *					x = a;
 * </programlisting>
 *
 * does not enforce ordering, since there is no data dependency between
 * the read of "a" and the read of "b".  Therefore, on some CPUs, such
 * as Alpha, "y" could be set to 3 and "x" to 0.  Use rmb()
 * in cases like this where there are no data dependencies.
 **/

#define read_barrier_depends()	do { } while (0)

#ifdef CONFIG_SMP
#define smp_mb()	mb()
#ifdef CONFIG_X86_PPRO_FENCE
# define smp_rmb()	rmb()
#else
# define smp_rmb()	barrier()
#endif
#ifdef CONFIG_X86_OOSTORE
# define smp_wmb() 	wmb()
#else
# define smp_wmb()	barrier()
#endif
#define smp_read_barrier_depends()	read_barrier_depends()
403
#define set_mb(var, value) do { (void)xchg(&var, value); } while (0)
404 405 406 407 408 409 410 411
#else
#define smp_mb()	barrier()
#define smp_rmb()	barrier()
#define smp_wmb()	barrier()
#define smp_read_barrier_depends()	do { } while (0)
#define set_mb(var, value) do { var = value; barrier(); } while (0)
#endif

A
Andi Kleen 已提交
412 413 414 415 416 417 418 419 420 421 422 423
/*
 * Stop RDTSC speculation. This is needed when you need to use RDTSC
 * (or get_cycles or vread that possibly accesses the TSC) in a defined
 * code region.
 *
 * (Could use an alternative three way for this if there was one.)
 */
static inline void rdtsc_barrier(void)
{
	alternative(ASM_NOP3, "mfence", X86_FEATURE_MFENCE_RDTSC);
	alternative(ASM_NOP3, "lfence", X86_FEATURE_LFENCE_RDTSC);
}
424

V
Vegard Nossum 已提交
425
#endif /* ASM_X86__SYSTEM_H */