xilinxfb.c 13.3 KB
Newer Older
1
/*
2
 * Xilinx TFT frame buffer driver
3 4 5 6
 *
 * Author: MontaVista Software, Inc.
 *         source@mvista.com
 *
7 8
 * 2002-2007 (c) MontaVista Software, Inc.
 * 2007 (c) Secret Lab Technologies, Ltd.
9
 * 2009 (c) Xilinx Inc.
10 11 12 13
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
14 15 16 17 18 19 20 21 22
 */

/*
 * This driver was based on au1100fb.c by MontaVista rewritten for 2.6
 * by Embedded Alley Solutions <source@embeddedalley.com>, which in turn
 * was based on skeletonfb.c, Skeleton for a frame buffer device by
 * Geert Uytterhoeven.
 */

23
#include <linux/device.h>
24 25 26 27 28 29 30 31
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/string.h>
#include <linux/mm.h>
#include <linux/fb.h>
#include <linux/init.h>
#include <linux/dma-mapping.h>
32 33
#include <linux/of_device.h>
#include <linux/of_platform.h>
34
#include <linux/of_address.h>
35
#include <linux/io.h>
36
#include <linux/xilinxfb.h>
37
#include <linux/slab.h>
38 39

#ifdef CONFIG_PPC_DCR
40
#include <asm/dcr.h>
41
#endif
42 43

#define DRIVER_NAME		"xilinxfb"
44

45 46

/*
47
 * Xilinx calls it "TFT LCD Controller" though it can also be used for
48 49
 * the VGA port on the Xilinx ML40x board. This is a hardware display
 * controller for a 640x480 resolution TFT or VGA screen.
50 51 52 53 54 55
 *
 * The interface to the framebuffer is nice and simple.  There are two
 * control registers.  The first tells the LCD interface where in memory
 * the frame buffer is (only the 11 most significant bits are used, so
 * don't start thinking about scrolling).  The second allows the LCD to
 * be turned on or off as well as rotated 180 degrees.
56
 *
57
 * In case of direct BUS access the second control register will be at
58 59
 * an offset of 4 as compared to the DCR access where the offset is 1
 * i.e. REG_CTRL. So this is taken care in the function
60
 * xilinx_fb_out32 where it left shifts the offset 2 times in case of
61
 * direct BUS access.
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
 */
#define NUM_REGS	2
#define REG_FB_ADDR	0
#define REG_CTRL	1
#define REG_CTRL_ENABLE	 0x0001
#define REG_CTRL_ROTATE	 0x0002

/*
 * The hardware only handles a single mode: 640x480 24 bit true
 * color. Each pixel gets a word (32 bits) of memory.  Within each word,
 * the 8 most significant bits are ignored, the next 8 bits are the red
 * level, the next 8 bits are the green level and the 8 least
 * significant bits are the blue level.  Each row of the LCD uses 1024
 * words, but only the first 640 pixels are displayed with the other 384
 * words being ignored.  There are 480 rows.
 */
#define BYTES_PER_PIXEL	4
#define BITS_PER_PIXEL	(BYTES_PER_PIXEL * 8)

#define RED_SHIFT	16
#define GREEN_SHIFT	8
#define BLUE_SHIFT	0

#define PALETTE_ENTRIES_NO	16	/* passed to fb_alloc_cmap() */

87 88 89 90
/*
 * Default xilinxfb configuration
 */
static struct xilinxfb_platform_data xilinx_fb_default_pdata = {
91 92 93
	.xres = 640,
	.yres = 480,
	.xvirt = 1024,
G
Grant Likely 已提交
94
	.yvirt = 480,
95 96
};

97 98 99
/*
 * Here are the default fb_fix_screeninfo and fb_var_screeninfo structures
 */
100
static struct fb_fix_screeninfo xilinx_fb_fix = {
101 102 103 104 105 106
	.id =		"Xilinx",
	.type =		FB_TYPE_PACKED_PIXELS,
	.visual =	FB_VISUAL_TRUECOLOR,
	.accel =	FB_ACCEL_NONE
};

107
static struct fb_var_screeninfo xilinx_fb_var = {
108 109 110 111 112 113 114 115 116 117
	.bits_per_pixel =	BITS_PER_PIXEL,

	.red =		{ RED_SHIFT, 8, 0 },
	.green =	{ GREEN_SHIFT, 8, 0 },
	.blue =		{ BLUE_SHIFT, 8, 0 },
	.transp =	{ 0, 0, 0 },

	.activate =	FB_ACTIVATE_NOW
};

118

119
#define BUS_ACCESS_FLAG		0x1 /* 1 = BUS, 0 = DCR */
120
#define LITTLE_ENDIAN_ACCESS	0x2 /* LITTLE ENDIAN IO functions */
121

122 123 124 125
struct xilinxfb_drvdata {

	struct fb_info	info;		/* FB driver info record */

126 127 128 129
	phys_addr_t	regs_phys;	/* phys. address of the control
						registers */
	void __iomem	*regs;		/* virt. address of the control
						registers */
130
#ifdef CONFIG_PPC_DCR
131 132
	dcr_host_t      dcr_host;
	unsigned int    dcr_len;
133
#endif
G
Grant Likely 已提交
134
	void		*fb_virt;	/* virt. address of the frame buffer */
135
	dma_addr_t	fb_phys;	/* phys. address of the frame buffer */
136
	int		fb_alloced;	/* Flag, was the fb memory alloced? */
137

138 139
	u8 		flags;		/* features of the driver */

140 141 142 143 144 145 146 147 148 149
	u32		reg_ctrl_default;

	u32		pseudo_palette[PALETTE_ENTRIES_NO];
					/* Fake palette of 16 colors */
};

#define to_xilinxfb_drvdata(_info) \
	container_of(_info, struct xilinxfb_drvdata, info)

/*
150
 * The XPS TFT Controller can be accessed through BUS or DCR interface.
151 152
 * To perform the read/write on the registers we need to check on
 * which bus its connected and call the appropriate write API.
153
 */
154
static void xilinx_fb_out32(struct xilinxfb_drvdata *drvdata, u32 offset,
155 156
				u32 val)
{
157 158 159 160 161 162
	if (drvdata->flags & BUS_ACCESS_FLAG) {
		if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
			iowrite32(val, drvdata->regs + (offset << 2));
		else
			iowrite32be(val, drvdata->regs + (offset << 2));
	}
163
#ifdef CONFIG_PPC_DCR
164 165
	else
		dcr_write(drvdata->dcr_host, offset, val);
166
#endif
167
}
168

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static u32 xilinx_fb_in32(struct xilinxfb_drvdata *drvdata, u32 offset)
{
	if (drvdata->flags & BUS_ACCESS_FLAG) {
		if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
			return ioread32(drvdata->regs + (offset << 2));
		else
			return ioread32be(drvdata->regs + (offset << 2));
	}
#ifdef CONFIG_PPC_DCR
	else
		return dcr_read(drvdata->dcr_host, offset);
#endif
	return 0;
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
static int
xilinx_fb_setcolreg(unsigned regno, unsigned red, unsigned green, unsigned blue,
	unsigned transp, struct fb_info *fbi)
{
	u32 *palette = fbi->pseudo_palette;

	if (regno >= PALETTE_ENTRIES_NO)
		return -EINVAL;

	if (fbi->var.grayscale) {
		/* Convert color to grayscale.
		 * grayscale = 0.30*R + 0.59*G + 0.11*B */
		red = green = blue =
			(red * 77 + green * 151 + blue * 28 + 127) >> 8;
	}

	/* fbi->fix.visual is always FB_VISUAL_TRUECOLOR */

	/* We only handle 8 bits of each color. */
	red >>= 8;
	green >>= 8;
	blue >>= 8;
	palette[regno] = (red << RED_SHIFT) | (green << GREEN_SHIFT) |
			 (blue << BLUE_SHIFT);

	return 0;
}

static int
xilinx_fb_blank(int blank_mode, struct fb_info *fbi)
{
	struct xilinxfb_drvdata *drvdata = to_xilinxfb_drvdata(fbi);

	switch (blank_mode) {
	case FB_BLANK_UNBLANK:
		/* turn on panel */
220
		xilinx_fb_out32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
221 222 223 224 225 226 227
		break;

	case FB_BLANK_NORMAL:
	case FB_BLANK_VSYNC_SUSPEND:
	case FB_BLANK_HSYNC_SUSPEND:
	case FB_BLANK_POWERDOWN:
		/* turn off panel */
228
		xilinx_fb_out32(drvdata, REG_CTRL, 0);
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	default:
		break;

	}
	return 0; /* success */
}

static struct fb_ops xilinxfb_ops =
{
	.owner			= THIS_MODULE,
	.fb_setcolreg		= xilinx_fb_setcolreg,
	.fb_blank		= xilinx_fb_blank,
	.fb_fillrect		= cfb_fillrect,
	.fb_copyarea		= cfb_copyarea,
	.fb_imageblit		= cfb_imageblit,
};

246 247 248
/* ---------------------------------------------------------------------
 * Bus independent setup/teardown
 */
249

250
static int xilinxfb_assign(struct platform_device *pdev,
251
			   struct xilinxfb_drvdata *drvdata,
252
			   struct xilinxfb_platform_data *pdata)
253
{
254
	int rc;
255
	struct device *dev = &pdev->dev;
256
	int fbsize = pdata->xvirt * pdata->yvirt * BYTES_PER_PIXEL;
257

258
	if (drvdata->flags & BUS_ACCESS_FLAG) {
259
		struct resource *res;
260

261
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
262
		drvdata->regs = devm_ioremap_resource(&pdev->dev, res);
263 264 265
		if (IS_ERR(drvdata->regs))
			return PTR_ERR(drvdata->regs);

266
		drvdata->regs_phys = res->start;
267 268 269
	}

	/* Allocate the framebuffer memory */
270 271 272 273 274 275 276 277 278
	if (pdata->fb_phys) {
		drvdata->fb_phys = pdata->fb_phys;
		drvdata->fb_virt = ioremap(pdata->fb_phys, fbsize);
	} else {
		drvdata->fb_alloced = 1;
		drvdata->fb_virt = dma_alloc_coherent(dev, PAGE_ALIGN(fbsize),
					&drvdata->fb_phys, GFP_KERNEL);
	}

279
	if (!drvdata->fb_virt) {
280
		dev_err(dev, "Could not allocate frame buffer memory\n");
281
		return -ENOMEM;
282 283 284
	}

	/* Clear (turn to black) the framebuffer */
285
	memset_io((void __iomem *)drvdata->fb_virt, 0, fbsize);
286 287

	/* Tell the hardware where the frame buffer is */
288
	xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
289 290 291 292 293 294
	rc = xilinx_fb_in32(drvdata, REG_FB_ADDR);
	/* Endianess detection */
	if (rc != drvdata->fb_phys) {
		drvdata->flags |= LITTLE_ENDIAN_ACCESS;
		xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
	}
295 296

	/* Turn on the display */
297
	drvdata->reg_ctrl_default = REG_CTRL_ENABLE;
298
	if (pdata->rotate_screen)
299
		drvdata->reg_ctrl_default |= REG_CTRL_ROTATE;
300
	xilinx_fb_out32(drvdata, REG_CTRL,
301
					drvdata->reg_ctrl_default);
302 303 304

	/* Fill struct fb_info */
	drvdata->info.device = dev;
G
Grant Likely 已提交
305
	drvdata->info.screen_base = (void __iomem *)drvdata->fb_virt;
306 307 308
	drvdata->info.fbops = &xilinxfb_ops;
	drvdata->info.fix = xilinx_fb_fix;
	drvdata->info.fix.smem_start = drvdata->fb_phys;
309 310 311
	drvdata->info.fix.smem_len = fbsize;
	drvdata->info.fix.line_length = pdata->xvirt * BYTES_PER_PIXEL;

312
	drvdata->info.pseudo_palette = drvdata->pseudo_palette;
313 314
	drvdata->info.flags = FBINFO_DEFAULT;
	drvdata->info.var = xilinx_fb_var;
315 316 317 318 319 320
	drvdata->info.var.height = pdata->screen_height_mm;
	drvdata->info.var.width = pdata->screen_width_mm;
	drvdata->info.var.xres = pdata->xres;
	drvdata->info.var.yres = pdata->yres;
	drvdata->info.var.xres_virtual = pdata->xvirt;
	drvdata->info.var.yres_virtual = pdata->yvirt;
321

322 323 324
	/* Allocate a colour map */
	rc = fb_alloc_cmap(&drvdata->info.cmap, PALETTE_ENTRIES_NO, 0);
	if (rc) {
325
		dev_err(dev, "Fail to allocate colormap (%d entries)\n",
326
			PALETTE_ENTRIES_NO);
327
		goto err_cmap;
328 329 330
	}

	/* Register new frame buffer */
331 332
	rc = register_framebuffer(&drvdata->info);
	if (rc) {
333
		dev_err(dev, "Could not register frame buffer\n");
334
		goto err_regfb;
335 336
	}

337
	if (drvdata->flags & BUS_ACCESS_FLAG) {
338
		/* Put a banner in the log (for DEBUG) */
339 340
		dev_dbg(dev, "regs: phys=%pa, virt=%p\n",
			&drvdata->regs_phys, drvdata->regs);
341
	}
342
	/* Put a banner in the log (for DEBUG) */
343 344
	dev_dbg(dev, "fb: phys=%llx, virt=%p, size=%x\n",
		(unsigned long long)drvdata->fb_phys, drvdata->fb_virt, fbsize);
345

346 347
	return 0;	/* success */

348
err_regfb:
349 350
	fb_dealloc_cmap(&drvdata->info.cmap);

351
err_cmap:
352 353 354
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(fbsize), drvdata->fb_virt,
			drvdata->fb_phys);
355 356 357
	else
		iounmap(drvdata->fb_virt);

358
	/* Turn off the display */
359
	xilinx_fb_out32(drvdata, REG_CTRL, 0);
360

361
	return rc;
362 363
}

364
static int xilinxfb_release(struct device *dev)
365
{
366
	struct xilinxfb_drvdata *drvdata = dev_get_drvdata(dev);
367 368 369 370 371 372 373 374 375

#if !defined(CONFIG_FRAMEBUFFER_CONSOLE) && defined(CONFIG_LOGO)
	xilinx_fb_blank(VESA_POWERDOWN, &drvdata->info);
#endif

	unregister_framebuffer(&drvdata->info);

	fb_dealloc_cmap(&drvdata->info.cmap);

376 377 378
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(drvdata->info.fix.smem_len),
				  drvdata->fb_virt, drvdata->fb_phys);
379 380
	else
		iounmap(drvdata->fb_virt);
381 382

	/* Turn off the display */
383
	xilinx_fb_out32(drvdata, REG_CTRL, 0);
384

385
#ifdef CONFIG_PPC_DCR
386 387
	/* Release the resources, as allocated based on interface */
	if (!(drvdata->flags & BUS_ACCESS_FLAG))
388
		dcr_unmap(drvdata->dcr_host, drvdata->dcr_len);
389
#endif
390 391 392 393

	return 0;
}

394 395 396 397
/* ---------------------------------------------------------------------
 * OF bus binding
 */

398
static int xilinxfb_of_probe(struct platform_device *pdev)
399 400
{
	const u32 *prop;
401
	u32 tft_access = 0;
402
	struct xilinxfb_platform_data pdata;
403
	int size;
404
	struct xilinxfb_drvdata *drvdata;
405

406 407 408
	/* Copy with the default pdata (not a ptr reference!) */
	pdata = xilinx_fb_default_pdata;

409
	/* Allocate the driver data region */
410 411
	drvdata = devm_kzalloc(&pdev->dev, sizeof(*drvdata), GFP_KERNEL);
	if (!drvdata)
412 413
		return -ENOMEM;

414
	/*
415
	 * To check whether the core is connected directly to DCR or BUS
416 417
	 * interface and initialize the tft_access accordingly.
	 */
418
	of_property_read_u32(pdev->dev.of_node, "xlnx,dcr-splb-slave-if",
419
			     &tft_access);
420 421

	/*
422
	 * Fill the resource structure if its direct BUS interface
423 424 425
	 * otherwise fill the dcr_host structure.
	 */
	if (tft_access) {
426
		drvdata->flags |= BUS_ACCESS_FLAG;
427 428 429 430
	}
#ifdef CONFIG_PPC_DCR
	else {
		int start;
431 432 433
		start = dcr_resource_start(pdev->dev.of_node, 0);
		drvdata->dcr_len = dcr_resource_len(pdev->dev.of_node, 0);
		drvdata->dcr_host = dcr_map(pdev->dev.of_node, start, drvdata->dcr_len);
434
		if (!DCR_MAP_OK(drvdata->dcr_host)) {
435
			dev_err(&pdev->dev, "invalid DCR address\n");
436
			return -ENODEV;
437
		}
438
	}
439
#endif
440

441
	prop = of_get_property(pdev->dev.of_node, "phys-size", &size);
442
	if ((prop) && (size >= sizeof(u32)*2)) {
443 444
		pdata.screen_width_mm = prop[0];
		pdata.screen_height_mm = prop[1];
445 446
	}

447
	prop = of_get_property(pdev->dev.of_node, "resolution", &size);
448 449 450 451 452
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xres = prop[0];
		pdata.yres = prop[1];
	}

453
	prop = of_get_property(pdev->dev.of_node, "virtual-resolution", &size);
454 455 456 457 458
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xvirt = prop[0];
		pdata.yvirt = prop[1];
	}

459
	if (of_find_property(pdev->dev.of_node, "rotate-display", NULL))
460
		pdata.rotate_screen = 1;
461

462 463
	dev_set_drvdata(&pdev->dev, drvdata);
	return xilinxfb_assign(pdev, drvdata, &pdata);
464 465
}

466
static int xilinxfb_of_remove(struct platform_device *op)
467 468 469 470 471
{
	return xilinxfb_release(&op->dev);
}

/* Match table for of_platform binding */
472
static struct of_device_id xilinxfb_of_match[] = {
473
	{ .compatible = "xlnx,xps-tft-1.00.a", },
474 475
	{ .compatible = "xlnx,xps-tft-2.00.a", },
	{ .compatible = "xlnx,xps-tft-2.01.a", },
476
	{ .compatible = "xlnx,plb-tft-cntlr-ref-1.00.a", },
477
	{ .compatible = "xlnx,plb-dvi-cntlr-ref-1.00.c", },
478 479 480 481
	{},
};
MODULE_DEVICE_TABLE(of, xilinxfb_of_match);

482
static struct platform_driver xilinxfb_of_driver = {
483
	.probe = xilinxfb_of_probe,
484
	.remove = xilinxfb_of_remove,
485 486
	.driver = {
		.name = DRIVER_NAME,
487 488
		.owner = THIS_MODULE,
		.of_match_table = xilinxfb_of_match,
489 490 491
	},
};

492
module_platform_driver(xilinxfb_of_driver);
493 494

MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
495
MODULE_DESCRIPTION("Xilinx TFT frame buffer driver");
496
MODULE_LICENSE("GPL");